MC9S12XDP512CAL Freescale, MC9S12XDP512CAL Datasheet - Page 398

MC9S12XDP512CAL

Manufacturer Part Number
MC9S12XDP512CAL
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDP512CAL

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
91
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
2(16-chx10-bit)
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
112
Package Type
LQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
1 928
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCA
Quantity:
2 246
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4 576
Part Number:
MC9S12XDP512CAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4 576
Chapter 9 Inter-Integrated Circuit (IICV2) Block Description
9.3.2
This section consists of register descriptions in address order. Each description includes a standard register
diagram with an associated figure number. Details of register bit and field function follow the register
diagrams, in bit order.
9.3.2.1
Read and write anytime
This register contains the address the IIC bus will respond to when addressed as a slave; note that it is not
the address sent on the bus during the address transfer.
398
Reserved
ADR[7:1]
Reset
Field
Register
7:1
0
Name
IBAD
IBCR
IBSR
IBDR
IBFD
W
R
ADR7
Register Descriptions
Slave Address — Bit 1 to bit 7 contain the specific slave address to be used by the IIC bus module.The default
mode of IIC bus is slave mode for an address match on the bus.
Reserved — Bit 0 of the IBAD is reserved for future compatibility. This bit will always read 0.
IIC Address Register (IBAD)
0
7
W
W
W
W
W
R
R
R
R
R
= Unimplemented or Reserved
ADR7
ADR6
IBEN
Bit 7
IBC7
TCF
D7
0
6
Figure 9-3. IIC Bus Address Register (IBAD)
= Unimplemented or Reserved
ADR6
IBC6
IAAS
IBIE
Figure 9-2. IIC Register Summary
D6
Table 9-1. IBAD Field Descriptions
MC9S12XDP512 Data Sheet, Rev. 2.21
6
ADR5
0
5
MS/SL
ADR5
IBC5
IBB
D5
5
ADR4
0
4
Description
ADR4
Tx/Rx
IBC4
IBAL
D4
4
ADR3
0
3
ADR3
TXAK
IBC3
D3
3
0
ADR2
0
2
ADR2
IBC2
RSTA
SRW
D2
2
0
Freescale Semiconductor
ADR1
ADR1
IBC1
IBIF
D1
0
1
1
0
IBSWAI
RXAK
Bit 0
IBC0
D0
0
0
0
0

Related parts for MC9S12XDP512CAL