MC9S12XDP512CAL Freescale, MC9S12XDP512CAL Datasheet - Page 757

MC9S12XDP512CAL

Manufacturer Part Number
MC9S12XDP512CAL
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDP512CAL

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
91
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
2(16-chx10-bit)
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
112
Package Type
LQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
1 928
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCA
Quantity:
2 246
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4 576
Part Number:
MC9S12XDP512CAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDP512CAL
Manufacturer:
FREESCALE
Quantity:
4 576
20.3.2.7.1
Read: Anytime
Write: Anytime when S12XDBG not armed.
This register is visible at 0x0027 only with COMRV[1:0] = 00. The state control register 1 selects the
targeted next state whilst in State1. The matches refer to the match channels of the comparator match
control logic as depicted in
enabled by setting the comparator enable bit in the associated DBGXCTL control register.
The trigger priorities described in
on the lower channel number (0,1,2,3) has priority. The SC[3:0] encoding ensures that a match leading to
final state has priority over all other matches.
Freescale Semiconductor
Address: 0x0027
SC[3:0]
Reset
Field
3–0
SC[3:0]
W
R
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
These bits select the targeted next state whilst in State1, based upon the match event.
0
0
7
Debug State Control Register 1 (DBGSCR1)
= Unimplemented or Reserved
Match3 triggers to State3....... Match1 triggers to Final State....... Other matches have no effect
Match1 triggers to State3....... Match0 triggers Final State....... Other matches have no effect
Match2 triggers to State3....... Match0 triggers Final State....... Other matches have no effect
Match0 triggers to State2....... Match1 triggers to State3....... Other matches have no effect
Match0 triggers to State2....... Match2 triggers to State3....... Other matches have no effect
Match1 triggers to State2....... Match3 triggers to State3....... Other matches have no effect
Figure 20-9. Debug State Control Register 1 (DBGSCR1)
0
0
6
Table 20-21. State1 Sequencer Next State Selection
Figure 20-1
Match3 has no effect....... All other matches (M0,M1,M2) trigger to State2
Table 20-20. DBGSCR1 Field Descriptions
Table 20-38
Match2 triggers to Final State....... Other matches have no effect
MC9S12XDP512 Data Sheet, Rev. 2.21
Match2 triggers to State2....... Other matches have no effect
Match2 triggers to State3....... Other matches have no effect
0
0
5
and described in
dictate that in the case of simultaneous matches, the match
Any match triggers to Final State
0
0
Any match triggers to state2
Any match triggers to state3
4
Description
Description
Section
Reserved
Reserved
Reserved
SC3
0
3
20.3.2.8.1”. Comparators must be
Chapter 20 S12X Debug (S12XDBGV3) Module
SC2
0
2
SC1
0
1
SC0
0
0
759

Related parts for MC9S12XDP512CAL