AT32UC3C0256C Atmel Corporation, AT32UC3C0256C Datasheet - Page 322

no-image

AT32UC3C0256C

Manufacturer Part Number
AT32UC3C0256C
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of AT32UC3C0256C

Flash (kbytes)
256 Kbytes
Pin Count
144
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
Hardware Qtouch Acquisition
No
Max I/o Pins
123
Ext Interrupts
144
Usb Transceiver
1
Quadrature Decoder Channels
2
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
7
Twi (i2c)
3
Uart
5
Can
2
Lin
5
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
4
Dac Resolution (bits)
12
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
68
Self Program Memory
YES
External Bus Interface
1
Dram Memory
sdram
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6 or 4.5 to 5.5
Operating Voltage (vcc)
3.0 to 3.6 or 4.5 to 5.5
Fpu
Yes
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
22
Input Capture Channels
12
Pwm Channels
20
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3C0256C-ALUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C0256C-ALUT
Manufacturer:
Atmel
Quantity:
10 000
32117C–AVR-08/11
An early read wait state is automatically inserted if at least one of the following conditions is
valid:
Figure 18-16. Early Read Wait State: Write with No Hold Followed by Read with No Setup.
• if the write controlling signal has no hold time and the read controlling signal has no setup
• in NCS write controlled mode (MODE.WRITEMODE = 0), if there is no hold timing on the
• in NWE controlled mode (MODE.WRITEMODE = 1) and if there is no hold timing
time
NCS signal and the NCSRDSETUP parameter is set to zero, regardless of the read mode
(Figure 18-17 on page
an early read wait state, the write operation could not complete properly.
(NWEHOLD = 0), the feedback of the write control signal is used to control address, data,
chip select, and byte select lines. If the external write control signal is not inactivated as
expected due to load capacitances, an early read wait state is inserted and address, data
and control signals are maintained one more cycle. See
NBS0, NBS1,
A[AD_MSB:2]
(Figure 18-16 on page
A0, A1
CLK_SMC
D[15:0]
NWE
NRD
323). The write operation must end with a NCS rising edge. Without
Write cycle
322).
No hold
Early Read
Wait state
Figure 18-18 on page
No setup
Read cycle
AT32UC3C
324.
322

Related parts for AT32UC3C0256C