h8s-2646 Renesas Electronics Corporation., h8s-2646 Datasheet - Page 778

no-image

h8s-2646

Manufacturer Part Number
h8s-2646
Description
Renesas 16-bit Single-chip Microcomputer H8s Family/h8s/2600 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Section 22 Power-Down Modes
22.2.4
Note: * Only write 0 to clear the flag.
TCSR is an 8-bit read/write register that selects the clock input to WDT1 TCNT and the mode.
Here, we describe bit 4. For details of the other bits in this register, see section 12.2.2, Timer
Control/Status Register (TCSR).
The TCSR is initialized to H'00 at a reset and when in hardware standby mode. It is not initialized
in software standby mode.
Bit 4—Prescaler select (PSS): This bit selects the clock source input to WDT1 TCNT.
It also controls operation when shifting low power dissipation modes. The operating mode
selected after the SLEEP instruction is executed is determined in combination with other control
bits.
For details, see the description for clock selection in section 12.2.2, Timer Control/Status Register
(TCSR), and this section.
Note: * Always set high-speed mode when shifting to watch mode or subactive mode.
Rev. 5.00 Sep 22, 2005 page 752 of 1136
REJ09B0257-0500
Bit 4
PSS
0
1
Bit
Initial value
R/W
Timer Control/Status Register (TCSR)
Description
TCNT counts the divided clock from the φ-based prescaler (PSM).
When the SLEEP instruction is executed in high-speed mode or medium-speed
mode, operation shifts to sleep mode or software standby mode.
TCNT counts the divided clock from the φ-subclock-based prescaler (PSS).
When the SLEEP instruction is executed in high-speed mode or medium-speed
mode, operation shifts to sleep mode, watch mode * , or subactive mode * .
When the SLEEP instruction is executed in subactive mode, operation shifts to
subsleep mode, watch mode, or high-speed mode.
:
:
:
R/(W) *
OVF
7
0
WT/IT
R/W
6
0
TME
R/W
5
0
PSS
R/W
4
0
RST/NMI
R/W
3
0
CKS2
R/W
2
0
CKS1
R/W
1
0
(Initial value)
CKS0
R/W
0
0

Related parts for h8s-2646