DF70844AD80FPV Renesas Electronics America, DF70844AD80FPV Datasheet - Page 861

IC SUPERH MCU FLASH 112LQFP

DF70844AD80FPV

Manufacturer Part Number
DF70844AD80FPV
Description
IC SUPERH MCU FLASH 112LQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7080r
Datasheet

Specifications of DF70844AD80FPV

Core Size
32-Bit
Program Memory Size
256KB (256K x 8)
Core Processor
SH-2
Speed
80MHz
Connectivity
EBI/EMI, FIFO, I²C, SCI, SSU
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
76
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
No. Of I/o's
76
Ram Memory Size
16KB
Cpu Speed
80MHz
Digital Ic Case Style
LQFP
Supply Voltage Range
3V To 3.6V, 4.5V To 5.5V
Embedded Interface Type
I2C, SCI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
R0K570865S001BE - KIT STARTER FOR SH7086R0K570865S000BE - KIT STARTER FOR SH7086HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)
Eeprom Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF70844AD80FPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
DF70844AD80FPV
Quantity:
5 000
Bit
7
Bit Name
ER
Initial
value
0
R/W
R/(W)* Receive Error
Section 16 Serial Communication Interface with FIFO (SCIF)
Description
Indicates the occurrence of a framing error, or of a
parity error when receiving data that includes parity. *
0: Receiving is in progress or has ended normally
[Clearing conditions]
1: A framing error or parity error has occurred.
[Setting conditions]
Notes: 1. Clearing the RE bit to 0 in SCSCR does not
ER is cleared to 0 a power-on reset
ER is cleared to 0 when the chip is when 0 is
written after 1 is read from ER
ER is set to 1 when the stop bit is 0 after checking
whether or not the last stop bit of the received
data is 1 at the end of one data receive
operation*
ER is set to 1 when the total number of 1s in the
receive data plus parity bit does not match the
even/odd parity specified by the O/E bit in SCSMR
2. In two stop bits mode, only the first stop bit
affect the ER bit, which retains its previous
value. Even if a receive error occurs, the
receive data is transferred to SCFRDR and
the receive operation is continued. Whether
or not the data read from SCFRDR includes
a receive error can be detected by the FER
and PER bits in SCFSR.
is checked; the second stop bit is not
checked.
2
Rev. 3.00 May 17, 2007 Page 803 of 1582
REJ09B0181-0300
1

Related parts for DF70844AD80FPV