EP3C16F484A7N Altera, EP3C16F484A7N Datasheet - Page 108

Cyclone III

EP3C16F484A7N

Manufacturer Part Number
EP3C16F484A7N
Description
Cyclone III
Manufacturer
Altera
Datasheet

Specifications of EP3C16F484A7N

Family Name
Cyclone III
Number Of Logic Blocks/elements
15408
# I/os (max)
346
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
15408
Ram Bits
516096
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C16F484A7N
Manufacturer:
ALTERA
Quantity:
717
Part Number:
EP3C16F484A7N
Manufacturer:
ALTERA
0
Part Number:
EP3C16F484A7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
6–8
Table 6–3. Selectable I/O Drivers for On-Chip Series Termination with and Without Calibration Setting (Part 2 of 2)
On-Chip Series Termination with Calibration
Cyclone III Device Handbook, Volume 1
SSTL-18 Class I
SSTL-18 Class II
HSTL-18 Class I
HSTL-18 Class II
HSTL-15 Class I
HSTL-15 Class II
HSTL-12 Class I
HSTL-12 Class II
I/O Standard
The Cyclone III device family supports on-chip series termination with calibration in
all banks. The on-chip series termination calibration circuit compares the total
impedance of the I/O buffer to the external 25-Ω ±1% or 50-Ω ±1% resistors
connected to the RUP and RDN pins, and dynamically adjusts the I/O buffer
impedance until they match (as shown in
The R
the I/O buffer.
Figure 6–2. Cyclone III Device Family On-Chip Series Termination with Calibration
OCT with calibration is achieved using the OCT calibration block circuitry. There is
one OCT calibration block in banks 2, 4, 5, and 7. Each calibration block supports each
side of the I/O banks. Because there are two I/O banks sharing the same calibration
block, both banks must have the same V
two related banks have different V
resides can enable OCT calibration.
On-Chip Series Termination with Calibration
S
shown in
Row I/O
50
25
50
25
50
25
50
Setting, in ohms (Ω)
Figure 6–2
Driver Series Termination
Cyclone III Device Family
Column I/O
is the intrinsic impedance of the transistors that make up
50
25
50
25
50
25
50
25
V
GND
CCIO
CCIO
R
R
S
S
s, only the bank in which the calibration block
CCIO
Figure
On-Chip Series Termination Without Calibration
Chapter 6: I/O Features in the Cyclone III Device Family
if both banks enable OCT calibration. If
Z
6–2).
O
Row I/O
50
25
50
25
50
25
50
Setting, in ohms (Ω)
Receiving
© December 2009 Altera Corporation
Device
Column I/O
50
25
50
25
50
25
50
25
OCT Support

Related parts for EP3C16F484A7N