EP3C16F484A7N Altera, EP3C16F484A7N Datasheet - Page 191

Cyclone III

EP3C16F484A7N

Manufacturer Part Number
EP3C16F484A7N
Description
Cyclone III
Manufacturer
Altera
Datasheet

Specifications of EP3C16F484A7N

Family Name
Cyclone III
Number Of Logic Blocks/elements
15408
# I/os (max)
346
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
15408
Ram Bits
516096
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C16F484A7N
Manufacturer:
ALTERA
Quantity:
717
Part Number:
EP3C16F484A7N
Manufacturer:
ALTERA
0
Part Number:
EP3C16F484A7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Chapter 9: Configuration, Design Security, and Remote System Upgrades in the Cyclone III Device Family
Configuration Features
Figure 9–11. AP Configuration with Multiple Bus Masters
Notes to
(1) Connect the pull-up resistors to the V
(2) The nCEO pin is left unconnected or used as a user I/O pin when it does not feed the nCE pin of another device.
(3) The MSEL pin settings vary for different configuration voltage standards and POR time. To connect MSEL[3..0], refer to
(4) The AP configuration ignores the WAIT signal during configuration mode. However, if you are accessing flash during user mode with user logic,
(5) When cascading Cyclone III devices in a multi-device AP configuration, connect the repeater buffers between the master device and slave devices
(6) The other master device must fit the maximum overshoot equation outlined in
(7) The other master device can pulse nCONFIG if it is under system control rather than tied to V
© December 2009
page
you can optionally use the normal I/O to monitor the WAIT signal from the Numonyx P30 or P33 flash.
for DATA[15..0] and DCLK. All I/O inputs must maintain a maximum AC voltage of 4.1 V. The output resistance of the repeater buffers must
fit the maximum overshoot equation outlined in
Figure
9–11. Connect the MSEL pins directly to V
9–11:
Altera Corporation
Numonyx P30/P33 Flash
Figure 9–11
DQ[15:0]
A[24:1]
CCIO
RST#
ADV#
WAIT
WE#
OE#
CLK
CE#
shows the AP configuration with multiple bus masters.
supply of the bank in which the pin resides.
CCA
“Configuration and JTAG Pin I/O Requirements” on page
or GND.
Other Master Device
(6)
10 k
“Configuration and JTAG Pin I/O Requirements” on page
GND
10 k
V CCIO (1)
Cyclone III Master Device
nCE
DCLK (5)
nRESET
FLASH_nCE
nOE
nAVD
nWE
I/O (4)
DATA[15..0] (5)
PADD[23..0]
CCIO
10 k
V CCIO (1)
.
Cyclone III Device Handbook, Volume 1
9–7.
MSEL[3..0]
10 k
V CCIO (1)
nCEO
(2)
(3)
Table 9–7 on
9–7.
9–31

Related parts for EP3C16F484A7N