EP3C16F484A7N Altera, EP3C16F484A7N Datasheet - Page 258

Cyclone III

EP3C16F484A7N

Manufacturer Part Number
EP3C16F484A7N
Description
Cyclone III
Manufacturer
Altera
Datasheet

Specifications of EP3C16F484A7N

Family Name
Cyclone III
Number Of Logic Blocks/elements
15408
# I/os (max)
346
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
15408
Ram Bits
516096
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C16F484A7N
Manufacturer:
ALTERA
Quantity:
717
Part Number:
EP3C16F484A7N
Manufacturer:
ALTERA
0
Part Number:
EP3C16F484A7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
11–4
Error Detection Block
Table 11–3. Types of CRC Detection to Check the Configuration Bits
Error Detection Registers
Cyclone III Device Handbook, Volume 1
CRAM error checking ability (32-bit CRC)
during user mode, for use by the
CRC_ERROR pin.
There is only one 32-bit CRC value, and
this value covers all the CRAM data.
First Type of CRC Detection
f
1
For more information about the CRC_ERROR pin information for Cyclone III device
family, refer to the
WYSIWYG is an optimization technique that performs optimization on VQM (Verilog
Quartus Mapping) netlist in the Quartus II software.
Table 11–3
This section focuses on the first type—the 32-bit CRC when the device is in user
mode.
There are two sets of 32-bit registers in the error detection circuitry that store the
computed CRC signature and pre-calculated CRC value. A non-zero value on the
signature register causes the CRC_ERROR pin to set high.
Figure 11–1
32-bit registers: the signature register and the storage register.
Figure 11–1. Error Detection Block Diagram
lists the types of CRC detection to check the configuration bits.
Error Detection
State Machine
32-bit Storage
shows the block diagram of the error detection block and the two related
Register
Cyclone III Devices Pin-Outs
16-bit CRC embedded in every configuration data frame.
During configuration, after a frame of data is loaded into the device, the
pre-computed CRC is shifted into the CRC circuitry.
Simultaneously, the CRC value for the data frame shifted-in is calculated.
If the pre-computed CRC and calculated CRC values do not match,
nSTATUS is set low.
Every data frame has a 16-bit CRC. Therefore, there are many 16-bit CRC
values for the whole configuration bit stream.
Every device has a different length of configuration data frame.
32
Control Signals
Second Type of CRC Detection
Chapter 11: SEU Mitigation in the Cyclone III Device Family
on the Altera
Compute & Compare
32-bit Signature
Register
CRC
© December 2009 Altera Corporation
32
32
®
website.
Error Detection Block

Related parts for EP3C16F484A7N