MT46H64M16LFBF-6 IT:B Micron Technology Inc, MT46H64M16LFBF-6 IT:B Datasheet - Page 40

no-image

MT46H64M16LFBF-6 IT:B

Manufacturer Part Number
MT46H64M16LFBF-6 IT:B
Description
64MX16 MOBILE DDR SDRAM PLASTIC IND TEMP GREEN VFBGA 1.8V
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT46H64M16LFBF-6 IT:B

Lead Free Status / RoHS Status
Compliant
Commands
Table 17: Truth Table – Commands
CKE is HIGH for all commands shown except SELF REFRESH and DEEP POWER-DOWN; all states and sequences not shown
are reserved and/or illegal
PDF: 09005aef83d9bee4
1gb_ddr_mobile_sdram_t68m.pdf - Rev. E 12/10 EN
Name (Function)
DESELECT (NOP)
NO OPERATION (NOP)
ACTIVE (select bank and activate row)
READ (select bank and column, and start READ burst)
WRITE (select bank and column, and start WRITE burst)
BURST TERMINATE or DEEP POWER-DOWN (enter deep
power-down mode)
PRECHARGE (deactivate row in bank or banks)
AUTO REFRESH (refresh all or single bank) or SELF RE-
FRESH (enter self refresh mode)
LOAD MODE REGISTER
Notes:
A quick reference for available commands is provided in Table 17 and Table 18
(page 41), followed by a written description of each command. Three additional truth
tables (Table 19 (page 47), Table 20 (page 49), and Table 21 (page 51)) provide CKE
commands and current/next state information.
1. DESELECT and NOP are functionally interchangeable.
2. BA0–BA1 provide bank address and A[0:I] provide row address (where I = the most signif-
3. BA0–BA1 provide bank address; A[0:I] provide column address (where I = the most signif-
4. Applies only to READ bursts with auto precharge disabled; this command is undefined
5. This command is a BURST TERMINATE if CKE is HIGH and DEEP POWER-DOWN if CKE is
6. A10 LOW: BA0–BA1 determine which bank is precharged.
7. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW.
8. Internal refresh counter controls row addressing; in self refresh mode all inputs and I/Os
9. BA0–BA1 select the standard mode register, extended mode register, or status register.
icant address bit for each configuration).
icant address bit for each configuration); A10 HIGH enables the auto precharge feature
(nonpersistent); A10 LOW disables the auto precharge feature.
and should not be used for READ bursts with auto precharge enabled and for WRITE bursts.
LOW.
A10 HIGH: all banks are precharged and BA0–BA1 are “Don’t Care.”
are “Don’t Care” except for CKE.
40
CS#
H
L
L
L
L
L
L
L
L
RAS#
1Gb: x16, x32 Mobile LPDDR SDRAM
X
H
H
H
H
Micron Technology, Inc. reserves the right to change products or specifications without notice.
L
L
L
L
CAS#
X
H
H
H
H
L
L
L
L
WE#
H
H
H
H
X
L
L
L
L
© 2009 Micron Technology, Inc. All rights reserved.
Bank/column
Bank/column
Bank/row
Address
Op-code
Code
X
X
X
X
Commands
Notes
4, 5
7, 8
1
1
2
3
3
6
9

Related parts for MT46H64M16LFBF-6 IT:B