MC68LC060RC50 Freescale Semiconductor, MC68LC060RC50 Datasheet - Page 188

no-image

MC68LC060RC50

Manufacturer Part Number
MC68LC060RC50
Description
IC MPU 32BIT 68K 50MHZ 206-PGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68LC060RC50

Processor Type
M680x0 32-Bit
Speed
50MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
206-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
and debounce these signals. An interrupt request that is held constant for two consecutive
CLK periods is considered a valid input. Although the protocol requires that the request
remain until the processor runs an interrupt acknowledge cycle for that interrupt value, an
interrupt request that is held for as short a period as two CLK cycles can be potentially rec-
ognized. Figure 7-25 is a flowchart of the procedure for a pending interrupt condition.
The MC68060 asserts IPEND when an interrupt request is pending. Figure 7-26 illustrates
the assertion of IPEND relative to the assertion of an interrupt level on the IPLx signals.
IPEND signals external devices that an interrupt exception will be taken at an upcoming
MOTOROLA
DRAM ADDRESS
(WRITE CYCLE)
(READ CYCLE)
A3–A2
DATA
DATA
CLK
CLA
RAS
CAS
TS
TA
Figure 7-24. Using CLA in a High-Speed DRAM Design
OTHERWISE
Figure 7-25. Interrupt Pending Procedure
ROW
W0
M68060 USER’S MANUAL
C0
SAMPLE AND SYNCHRONIZE
ASSERT IPEND
IPL2–IPL0
W1
C1
RESET
INTERRUPT LEVEL I2–I0,
OR TRANSITION ON LEVEL 7
W2
C2
>
W3
C3
W0
C0
Bus Operation
7-33

Related parts for MC68LC060RC50