MC68LC060RC50 Freescale Semiconductor, MC68LC060RC50 Datasheet - Page 268

no-image

MC68LC060RC50

Manufacturer Part Number
MC68LC060RC50
Description
IC MPU 32BIT 68K 50MHZ 206-PGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68LC060RC50

Processor Type
M680x0 32-Bit
Speed
50MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
206-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
The BYPASS instruction becomes active on the falling edge of TCK in the update-IR state
when the data held in the instruction shift register is equivalent to $F.
9.1.3 JTAG Test Data Registers
The following paragraphs describe the JTAG test data registers.
9.1.3.1 Idcode Register. An IEEE-1149.1-compliant JTAG identification register has been
included on the MC68060. The MC68060 JTAG instruction encoded as $5 provides for read-
ing the JTAG idcode register. The format of this register is defined in Figure 9-2.
VERSION NO.—Version Number
Bits 27–22
Bits 21–12
Bits 11–1
Bit 0
9.1.3.2 Boundary Scan Register. An IEEE-1149.1-compliant boundary scan register has
been included on the MC68060. This 214-bit boundary scan register can be connected
between TDI and TDO when the EXTEST, LPSAMPLE, or SAMPLE/PRELOAD instructions
are selected. This register is used for capturing signal pin data on the input pins, forcing fixed
values on the output signal pins, and selecting the direction and drive characteristics (a logic
value or high impedance) of the bidirectional and three-state signal pins. Figure 9-3 through
Figure 9-7 depict the various cell types.
The key to using the boundary scan register is knowing the boundary scan bit order and the
pins that are associated with them. Below in Table 9-3 is the bit order starting from the TDI
input and going toward the TDO output.
MOTOROLA
31
VERSION NO.
Indicates the JTAG revision of the MC68060.
Indicate the high performance design center.
Indicate the device is a Motorola MC68060.
Indicate the reduced JEDEC ID for Motorola. (JEDEC refers to the Joint Electron Device
Engineering Council. Refer to JEDEC publication 106-A and chapter 11 of the IEEE
1149.1-1993 document for further information on this field.)
Differentiates this register as JTAG idcode (as opposed to the bypass register) according
to IEEE 1149.1.
28 27
0
0
0
0
Figure 9-2. JTAG Idcode Register Format
0
22 21
1
0
0
M68060 USER’S MANUAL
0
0
IEEE 1149.1 Test (JTAG) and Debug Pipe Control Modes
1
1
0
0
0
12 11
0
0
0
0
0
0
0
0
1
1
1
1
0
9-7
0
1

Related parts for MC68LC060RC50