DK-DEV-2AGX260N Altera, DK-DEV-2AGX260N Datasheet - Page 31

KIT DEV FPGA 2AGX260 W/6.375G TX

DK-DEV-2AGX260N

Manufacturer Part Number
DK-DEV-2AGX260N
Description
KIT DEV FPGA 2AGX260 W/6.375G TX
Manufacturer
Altera
Series
Arria II GXr
Type
FPGAr
Datasheets

Specifications of DK-DEV-2AGX260N

Contents
Board, Cables, CD, DVD, Power Supply
Silicon Manufacturer
Altera
Core Architecture
FPGA
Core Sub-architecture
Arria
Silicon Core Number
EP2
Silicon Family Name
Arria II GX
Rohs Compliant
Yes
For Use With/related Products
EP2AGX260
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2696

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DK-DEV-2AGX260N
Manufacturer:
Altera
Quantity:
135
Part Number:
DK-DEV-2AGX260N
Manufacturer:
ALTERA
0
Chapter 6: Board Test System
Using the Board Test System
July 2010 Altera Corporation
Error Control
The Error control controls display data errors detected during analysis and allow you
to insert errors:
Number of Addresses to Write and Read
The Number of addresses to write and read control determines the number of
addresses to use in each iteration of reads and writes. Valid values range from 2 to
524,288.
Data Type
The Data type control specifies the type of data contained in the transactions. The
following data types are available for analysis:
Read and Write Control
The Read and write control control specifies the type of transactions to analyze. The
following transaction types are available for analysis:
Write, Read, and Total performance bars—Show the percentage of maximum
theoretical data rate that the requested transactions are able to achieve.
Write (MBps), Read (MBps), and Total (MBps)—Show the number of bytes of
data analyzed per second. The data bus is 16 bits wide and the frequency is
333 MHz double data rate (666 Mbps per pin), equating to a theoretical maximum
bandwidth of 1332 MBps.
Detected errors—Displays the number of data errors detected in the hardware.
Inserted errors—Displays the number of errors inserted into the transaction
stream.
Insert Error—Inserts a one-word error into the transaction stream each time you
click the button. Insert Error is only enabled during transaction performance
analysis.
Clear—Resets the Detected errors and Inserted errors counters to zeros.
PRBS—Selects pseudo-random bit sequences.
Memory—Selects a generic data pattern stored in the on chip memory of the
Arria II GX device.
Math—Selects data generated from a simple math function within the FPGA
fabric.
Write then read—Selects read and write transactions for analysis.
Read only—Selects read transactions for analysis.
Write only—Selects write transactions for analysis.
Arria II GX FPGA Development Kit, 6G Edition User Guide
6–11

Related parts for DK-DEV-2AGX260N