HW-V5-ML506-UNI-G Xilinx Inc, HW-V5-ML506-UNI-G Datasheet - Page 30

EVALUATION PLATFORM VIRTEX-5

HW-V5-ML506-UNI-G

Manufacturer Part Number
HW-V5-ML506-UNI-G
Description
EVALUATION PLATFORM VIRTEX-5
Manufacturer
Xilinx Inc
Series
Virtex™-5 SXTr
Type
DSPr
Datasheet

Specifications of HW-V5-ML506-UNI-G

Contents
Evaluation Platform, DVI Adapter and CompactFlash Card
Silicon Manufacturer
Xilinx
Features
JTAG Programming Interface, Platform Flash, External Clocking
Kit Contents
Board, Cable, PSU, CD, Docs
Silicon Family Name
Virtex-5
Silicon Core Number
XC5VSX50TFFG1136
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
XC5VSX50TFFG1136
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HW-V5-ML506-UNI-G
Manufacturer:
XILINX
0
Chapter 1: ML505/ML506/ML507 Evaluation Platform
30
18. ZBT Synchronous SRAM
19. Linear Flash Chips
20. Xilinx XC95144XL CPLD
The System ACE MPU port is connected to the FPGA. This connection allows the FPGA to
use the System ACE controller to reconfigure the system or access the CompactFlash card
as a generic FAT file system. The data bus for the System ACE MPU port is shared with the
USB controller.
The ZBT synchronous SRAM (ISSI IS61NLP25636A-200TQL) provides high-speed, low-
latency external memory to the FPGA. The memory is organized as 256K x 36 bits. This
organization provides for a 32-bit data bus with support for four parity bits. The ZBT
SRAM is located under the removable LCD and is not visible in
Note:
A NOR linear flash device (Intel JS28F256P30T95) is installed on the board to provide
32 MB of flash memory. This memory provides non-volatile storage of data, software, or
bitstreams. The flash chip is 16 bits wide and shares its data bus with SRAM. The flash
memory can also be used to program the FPGA.
Note:
is designed to be asserted at power-on or at system reset.
A Xilinx XC95144XL CPLD provides general-purpose glue logic for the board. The CPLD
is located under the removable LCD and is not visible in
programmed from the main JTAG chain of the board. The CPLD is mainly used to
implement level translators, simple gates, and buffers.
Caution!
Improper insertion can cause a short with the traces or components on the board.
The SRAM and FLASH memory share the same data bus.
The reset for the AC97 Codec is shared with the reset signal for the flash memory chips and
Use caution when inserting a CompactFlash card with exposed metallic surfaces.
www.xilinx.com
ML505/ML506/ML507 Evaluation Platform
Figure 1-2, page
UG347 (v3.1.1) October 7, 2009
Figure 1-2, page
15. The CPLD is
15.
R

Related parts for HW-V5-ML506-UNI-G