AT91SAM7S128C-MU Atmel, AT91SAM7S128C-MU Datasheet - Page 681

IC MCU ARM7 128K FLASH 64-QFN

AT91SAM7S128C-MU

Manufacturer Part Number
AT91SAM7S128C-MU
Description
IC MCU ARM7 128K FLASH 64-QFN
Manufacturer
Atmel
Series
AT91SAMr
Datasheets

Specifications of AT91SAM7S128C-MU

Core Processor
ARM7
Core Size
16/32-Bit
Speed
55MHz
Connectivity
I²C, SPI, SSC, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-VQFN Exposed Pad, 64-HVQFN, 64-SQFN, 64-DHVQFN
Core
ARM7TDMI
For Use With
AT91SAM-ICE - EMULATOR FOR AT91 ARM7/ARM9AT91SAM7S-EK - KIT EVAL FOR ARM AT91SAM7S
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
AT91SAM7S128-MU
AT91SAM7S128-MU

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91SAM7S128C-MU
Manufacturer:
ATMEL
Quantity:
670
40.14.2
40.14.2.1
40.14.3
40.14.3.1
40.14.4
40.14.4.1
6175K–ATARM–30-Aug-10
JTAG
Master Clock (MCK)
Non Volatile Memory Bits (NVM Bits)
JTAG: Recommendation for TDI Pin
MCK: Limited Master Clock Frequency Ranges
NVM Bits: Write/Erase Cycles Number
TDI pin shows a weakness which does not effect the operation of the device. If this pin is driven
over 2.0V or exposed to high electrostatic voltages, the pad might be partially destroyed and this
can lead to additional continuous leakage on VDDCORE between 100 and 500 µA.
However, this does not prevent JTAG operations.
The JTAG port remains operational even if the failure on TDI has happened. Therefore the users
can develop their applications in normal conditions, except the overall system power consump-
tion might be higher. It is recommended to handle the devices carefully during PCB soldering
and to correctly ground the manufacturing equipment.
To prevent any failure on the final customer's systems, it is also recommended to tie the TDI pin
at GND in the system production release and to not pull it up, as it is shown on the AT91SAM7S-
EK Evaluation Board schematics.
If the Flash is operating without wait states, the frequency of the Master Clock MCK must be
lower than 3 MHz or higher than 19 MHz.
If the Flash is operating with one wait state, the frequency of the Master Clock MCK must be
lower than 3 MHz or higher than 19 MHz.
If the Flash is operating with two wait states, the frequency of the Master Clock MCK must be
lower than 3 MHz or higher than 25 MHz.
If the Flash is operating with three wait states, the frequency of the Master Clock MCK must be
lower than 3 MHz or higher than 38 MHz.
If these constraints are not respected, the correct operation of the system cannot be guaranteed
and either data or prefetch abort might occur.
The maximum operating frequencies (at 30 MHz @ 0 Wait States and 55 MHz @ 1 Wait State)
as stated in
Note:
The user must ensure that the device is running at the authorized frequency by programming the
PLL properly to not run within the forbidden frequency range.
The maximum number of write/erase cycles for Non Volatile Memory bits is 100. This includes
Lock Bits (LOCKx), General Purpose NVM bits (GPNVMx) and the Security Bit.
This maximum number of write/erase cycles is not applicable to 64 KB Flash memory, it remains
at10K for the Flash memory.
Problem Fix/Workaround
Problem Fix/Workaround
It is not necessary to use 2 o 3 wait states because the Flash can operate at maximum frequency
with only 1 wait state.
Table 37-24, “Embedded Flash Wait States,” on page
AT91SAM7S Series Preliminary
578, are still applicable.
681

Related parts for AT91SAM7S128C-MU