PIC18F87J72-I/PT Microchip Technology, PIC18F87J72-I/PT Datasheet - Page 436

IC PIC MCU 8BIT 14KB FLSH 80TQFP

PIC18F87J72-I/PT

Manufacturer Part Number
PIC18F87J72-I/PT
Description
IC PIC MCU 8BIT 14KB FLSH 80TQFP
Manufacturer
Microchip Technology
Series
PIC® 18Fr
Datasheet

Specifications of PIC18F87J72-I/PT

Program Memory Type
FLASH
Program Memory Size
128KB (64K x 16)
Package / Case
80-TQFP
Core Processor
PIC
Core Size
8-Bit
Speed
48MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LCD, LVD, POR, PWM, WDT
Number Of I /o
51
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
2 V ~ 3.6 V
Data Converters
A/D 12x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Data Bus Width
8 bit
Data Ram Size
4 KB
Interface Type
SPI, USART, SPI, I2C
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
51
Number Of Timers
4
Operating Supply Voltage
2 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
14
Controller Family/series
PIC18F
No. Of I/o's
51
Ram Memory Size
3923Byte
Cpu Speed
48MHz
No. Of Timers
4
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F87J72-I/PT
Manufacturer:
Microchip
Quantity:
210
Part Number:
PIC18F87J72-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
PIC18F87J72 FAMILY
B.2
B.2.1
This pin is active-low and places the AFE in a Reset
state when active.
When ARESET = 0, all registers are reset to their
default value, no communication can take place and no
clock is distributed to internal circuitry. This state is
equivalent to a POR state.
Since the default state of the ADCs is on, the analog
power consumption when ARESET = 0 is equivalent to
when ARESET = 1. Only the digital power consumption
is largely reduced because this current consumption is
essentially dynamic and is reduced drastically when
there is no clock running.
All the analog biases are enabled during a Reset, so
that the part is fully operational just after a ARESET
rising edge.
This input is Schmitt triggered.
B.2.2
SV
cuitry. This pin requires appropriate bypass capacitors
and should be maintained between 2.7V and 5.5V for
specified operation.
B.2.3
AV
cuitry. This pin requires appropriate bypass capacitors
and should be maintained to 5V ±10% for specified
operation.
B.2.4
CH0-/CH0+ and CH1-/CH1+ are the two fully differential,
analog voltage inputs for the Delta-Sigma ADCs.
The linear and specified region of the channels are
dependent on the PGA gain. This region corresponds
to a differential voltage range of ±500 mV/GAIN with
V
The maximum absolute voltage, with respect to SAV
for each CHn+/- input pin is ±1V with no distortion and
±6V with no breaking after continuous voltage.
B.2.5
SAVss is the ground connection to internal analog
circuitry (ADCs, PGA, voltage reference, POR). To
ensure accuracy and noise cancellation, this pin must
be connected to the same ground as SV
with a star connection. If an analog ground plane is
available, it is recommended that this pin be tied to this
plane of the PCB. This plane should also reference all
other analog circuitry in the system.
DS39979A-page 436
REF
DD
DD
= 2.4V.
is the power supply pin for the AFE’s analog cir-
is the power supply pin for the AFE’s digital cir-
Pin Description
AFE RESET (ARESET)
DIGITAL V
ANALOG V
ADC DIFFERENTIAL ANALOG
INPUTS (CHn+/CHn-)
ANALOG GROUND (SAV
DD
DD
(SV
(SAV
DD
DD
)
)
SS
SS
, preferably
)
Preliminary
SS
,
B.2.6
This pin is the non-inverting side of the differential
voltage reference input for both ADCs or the internal
voltage reference output.
When VREFEXT = 1, and an external voltage
reference source can be used, the internal voltage ref-
erence is disabled. When using an external differential
voltage reference, it should be connected to its V
pin. When using an external single-ended reference, it
should be connected to this pin.
When VREFEXT = 0, the internal voltage reference is
enabled and connected to this pin through a switch.
This voltage reference has minimal drive capability, and
thus, needs proper buffering and bypass capacitances
(10 µF tantalum in parallel with 0.1 µF ceramic) if used
as a voltage source.
For optimal performance, bypass capacitances should
be connected between this pin and AGND at all times,
even when the internal voltage reference is used.
However, these capacitors are not mandatory to
ensure proper operation.
B.2.7
This pin is the inverting side of the differential voltage
reference input for both ADCs. When using an external
differential voltage reference, it should be connected to
its V
voltage reference, or when VREFEXT = 0 (default) and
using the internal voltage reference, this pin should be
directly connected to SAVss.
B.2.8
SVss is the ground connection to internal digital
circuitry (SINC filters, oscillator, serial interface). To
ensure accuracy and noise cancellation, SVss must be
connected to the same ground as SAVss, preferably
with a star connection. If a digital ground plane is
available, it is recommended that this pin be tied to this
plane of the Printed Circuit Board (PCB). This plane
should also reference all other digital circuitry in the
system.
B.2.9
The Data Ready pin indicates if a new conversion
result is ready to be read. The default state of this pin
is high when DR_HIZN = 1 and is high impedance
when DR_HIZN = 0 (default). After each conversion is
finished, a low pulse will take place on the Data Ready
pin to indicate the conversion result is ready as an
interrupt. This pulse is synchronous with the master
clock and has a defined and constant width.
REF
- pin. When using an external, single-ended
NON-INVERTING REFERENCE
INPUT, INTERNAL REFERENCE
OUTPUT (REFIN+/OUT)
INVERTING REFERENCE INPUT
(REFIN-)
DIGITAL GROUND CONNECTION
(SV
DATA READY (DR)
SS
)
 2010 Microchip Technology Inc.
REF
+

Related parts for PIC18F87J72-I/PT