FW82801DB S L66K Intel, FW82801DB S L66K Datasheet - Page 344

no-image

FW82801DB S L66K

Manufacturer Part Number
FW82801DB S L66K
Description
Manufacturer
Intel
Datasheet

Specifications of FW82801DB S L66K

Lead Free Status / RoHS Status
Supplier Unconfirmed
LPC Interface Bridge Registers (D31:F0)
9.7.5
344
RST_CNT—Reset Control Register
I/O Address:
Default Value:
Lockable:
Bit
7:4
3
2
1
0
Reserved
Full Reset (FULL_RST) — R/W. This bit is used to determine the states of SLP_S3#, SLP_S4# and
SLP_S5# after a CF9 hard reset (SYS_RST =1 and RST_CPU is set to 1), after PWROK going low
(with RSMRST# high), or after two TCO timeouts.
0 = Intel
1 = ICH4 will drive SLP_S3#, SLP_S4# and SLP_S5# low for 3–5 seconds.
Reset CPU (RST_CPU) — R/W. When this bit transitions from a 0 to a 1, it initiates a hard or soft
reset, as determined by the SYS_RST bit (bit 1 of this register).
System Reset (SYS_RST) — R/W. This bit is used to determine a hard or soft reset to the
processor.
0 = When RST_CPU bit goes from 0 to 1, the ICH4 performs a soft reset by activating INIT# for
1 = When RST_CPU bit goes from 0 to 1, the ICH4 performs a hard reset by activating PCIRST#
Reserved
16 PCI clocks.
for 1 millisecond. It also resets the resume well bits (except for those noted throughout the
EDS). The SLP_S3#, SLP_S4#, and SLP_S5# signals will not go active.
®
CF9h
00h
No
ICH4 will keep SLP_S3#, SLP_S4# and SLP_S5# high.
Description
Attribute:
Size:
Power Well:
Intel
R/W
8 bit
Core
®
82801DB ICH4 Datasheet

Related parts for FW82801DB S L66K