MC68EN360AI25VL Freescale, MC68EN360AI25VL Datasheet - Page 721

no-image

MC68EN360AI25VL

Manufacturer Part Number
MC68EN360AI25VL
Description
Manufacturer
Freescale
Datasheet

Specifications of MC68EN360AI25VL

Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Operating Supply Voltage (max)
3.3V
Operating Supply Voltage (min)
2.7V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360AI25VL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360AI25VL
Manufacturer:
FREESCALE
Quantity:
1 000
Part Number:
MC68EN360AI25VL
Manufacturer:
FREESCALE
Quantity:
20 000
Freescale Semiconductor, Inc.
SECTION 9
APPLICATIONS
9.1 MINIMUM SYSTEM CONFIGURATION
This section describes a basic minimum system configuration for the QUICC. It discusses
the hardware and software issues of configurating the QUICC to support a basic system with
a variety of ROM and RAM types.
9.1.1 QUICC Hardware Configuration
These paragraphs discuss the hardware issues relating to the configuration of the QUICC.
Reference Figure 9-1 during these discussions. This configuration assumes a 32-bit data
bus. Comments about the changes required for a 16-bit data bus solution are given at the
end of the discussion.
9.1.1.1 QUICC BASIC ACCESSES. The basic connection is made through the data and
address bus. All 32 data lines are used in this application, although not all memories are a
full 32-bits wide.
Twenty-eight address lines are used, giving a 256-Mbytes address capability. It is possible
to use all 32 address lines, but the QUICC would then lose its write enable lines (WE3–
WE0). Since these lines are very useful in memory interfaces, they are used in the applica-
tion.
The function code (FC3–FC0) and data strobe (DS) lines are shown routed to the system
bus, although the memories in this application do not require them.
Other pins not directly needed are DSACKx, BERR, SIZx, PERR, IPIPEx, and a number of
chip selects. The DSACKx lines are not required because the on-chip wait state generator
is used. The BERR pin is not needed because all bus errors are generated by internal mon-
itor logic. The SIZx pins are not needed because the memory controller has programmable
port sizes for each memory bank. The PERR pin is not needed because parity errors gen-
erate bus errors. The IPIPEx pins are only needed for emulator support. The additional chip
selects can be used to add additional peripherals as required.
MC68360 USER’S MANUAL
For More Information On This Product,
Go to: www.freescale.com

Related parts for MC68EN360AI25VL