HSDC-JAKIT1W2/DB NXP Semiconductors, HSDC-JAKIT1W2/DB Datasheet - Page 11

no-image

HSDC-JAKIT1W2/DB

Manufacturer Part Number
HSDC-JAKIT1W2/DB
Description
DAC/ADC LATTICE KIT
Manufacturer
NXP Semiconductors
Series
-r

Specifications of HSDC-JAKIT1W2/DB

Main Purpose
Interface, ADC/DAC for Lattice ECP3 FPGA
Embedded
Yes, FPGA / CPLD
Utilized Ic / Part
ADC1413D, DAC1408D, ECP3 FPGA
Primary Attributes
Loop Back Demo with 2 High Speed Converters
Secondary Attributes
USB Powered
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-6898
NXP Semiconductors
Table 5.
V
+85
maximum sample rate; PLL off unless otherwise specified.
[1]
[2]
[3]
[4]
[5]
[6]
[7]
10. Application information
DAC1408D650
Product data sheet
Symbol
NSD
DDA(1V8)
D = guaranteed by design; C = guaranteed by characterization; I = 100 % industrially tested.
Delay between the deassertion of bits FORCE_RESET_FCLK and FORCE_RESET_DCLK and the deassertion of the sync signal. It
reflects the delay required by DAC1408D650 to lock to a JESD204A stream. It supposes that the TX is already transmitting K28.5
characters in error-free conditions.
CLKINP/CLKINN inputs are at differential LVDS levels. An external termination resistor with a value of between 80  and 120  (see
Figure
V
and the inductance between the receiver and the driver circuit ground voltage.
Vin_p and Vin_n inputs are differential CML inputs. They are terminated internally to V
SYNC_OUTP/SYNC_OUTN outputs are differential LVDS outputs. They must be terminated by a resistor with a value of between 80 
and 120 .
IMD3 rejection with 6 dBFS/tone.
C; typical values measured at V
gpd
 represents the ground potential difference voltage. This is the voltage that results from current flowing through the finite resistance
= V
15) should be connected across the pins.
Characteristics
DDD
10.1 General description
Parameter
noise spectral density
= 1.7 V to 1.9 V; V
The DAC1408D650 is a dual 14-bit DAC operating up to 650 Msps. With a maximum input
data rate of up to 312.5 Msps and a maximum output sampling rate of 650 Msps, the
DAC1408D650 allows more flexibility for wide bandwidth and multi-carrier systems.
Combined with its quadrature modulator and 32-bit NCO, the DAC1408D650 simplifies
the frequency selection of the system. This is also possible because of the 2, 4 or 8
interpolation filters which remove undesired images.
DAC1408D650 supports the following JESD204A key features:
DAC1408D650 can be interfaced with any logic device that features high speed SERDES
functionality. This macro is now widely available in FPGA from different vendors.
Standalone SERDES ICs can also be used.
To enhance the intrinsic board layout simplification of the JESD204A standard, NXP
includes polarity swapping for each of the lanes and additionally offers lane swapping.
Each physical lane can be configured logically as lane0, lane1, lane2 or lane3.
…continued
10-bit/8-bit decoding
Code group synchronization
inter-lane alignment
Character replacement
TX/RX synchronization management via sync signals
Multiple Converter Device Alignment-Multiple Lanes (MCDA-ML) device
1
+
x
14
DDA(3V3)
DDA(1V8)
+
x
15
Conditions
f
4 interpolation;
f
s
o
All information provided in this document is subject to legal disclaimers.
= 640 Msps;
= 133 MHz at 0 dBFS
scrambling polynomial
= 3.13 V to 3.47 V; AGND and GND are shorted together; T
= V
DDD
Rev. 4 — 26 November 2010
= 1.8 V; V
DDA(3V3)
2, 4 or 8 interpolating DAC with JESD204A
= 3.3 V; T
Test
I
[1]
tt
amb
via 50  (see
Min
-
= +25
DAC1408D650
C; R
Typ
156
Figure
L
= 50
4).
Max
-
© NXP B.V. 2010. All rights reserved.
amb
; I
O(fs)
=
40
= 20 mA;
Unit
dBm/Hz
C to
11 of 98

Related parts for HSDC-JAKIT1W2/DB