DSPD56367PV150 Freescale Semiconductor, DSPD56367PV150 Datasheet - Page 33

no-image

DSPD56367PV150

Manufacturer Part Number
DSPD56367PV150
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of DSPD56367PV150

Device Core Size
24b
Format
Fixed Point
Clock Freq (max)
150MHz
Mips
150
Device Input Clock Speed
150MHz
Ram Size
69KB
Program Memory Size
120KB
Operating Supply Voltage (typ)
1.8/3.3V
Operating Supply Voltage (min)
1.71/3.14V
Operating Supply Voltage (max)
1.89/3.46V
Operating Temp Range
-40C to 95C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPD56367PV150
Manufacturer:
MOT
Quantity:
60
Part Number:
DSPD56367PV150K41R
Manufacturer:
DSP
Quantity:
59
Freescale Semiconductor
1
2
3
4
5
6
7
8
No.
28
29
V
Periodically sampled and not 100% tested.
RESET duration is measured during the time in which RESET is asserted, V
valid. When the V
the device circuitry will not be in an initialized state that can result in significant power consumption and heat-up. Designs
should minimize this state to the shortest possible duration.
If PLL does not lose lock.
When using fast interrupts and IRQA, IRQB, IRQC, and IRQD are defined as level-sensitive, timings 19 through 21 apply to
prevent multiple interrupt service. To avoid these timing restrictions, the deasserted Edge-triggered mode is recommended
when using fast interrupts. Long interrupts are recommended when using Level-sensitive mode.
WS = number of wait states (measured in clock cycles, number of T
Use expression to compute maximum value.
This timing depends on several settings:
For PLL disable, using external clock (PCTL Bit 16 = 1), no stabilization delay is required and recovery time will be defined
by the PCTL Bit 17 and OMR Bit 6 settings.
For PLL enable, if PCTL Bit 17 is 0, the PLL is shutdown during Stop. Recovering from Stop requires the PLL to get locked.
The PLL lock procedure duration, PLL Lock Cycles (PLC), may be in the range of 0 to 1000 cycles. This procedure occurs
in parallel with the stop delay counter, and stop recovery will end when the last of these two events occurs: the stop delay
counter completes count or PLL lock procedure completion.
PLC value for PLL disable is 0.
The maximum value for ET
4096/150 MHz = 27.3 µs). During the stabilization period, T
timing may vary as well.
CCQH
DMA Requests Rate
Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to
external memory (DMA source) access address out valid
• Data read from HDI08, ESAI, ESAI_1, SHI, DAX
• Data write to HDI08, ESAI, ESAI_1, SHI, DAX
• Timer
• IRQ, NMI (edge trigger)
= 3.3 V ± 5%; V
CC
Table 3-7 Reset, Stop, Mode Select, and Interrupt Timing
is valid, but the other “required RESET duration” conditions (as specified above) have not been yet met,
CC
= 1.8V ± 5%; T
C
Characteristics
is 4096 (maximum MF) divided by the desired internal frequency (i.e., for 150 MHz it is
J
DSP56367 Technical Data, Rev. 2.1
= –40°C to + 95°C, C
C
, T
H
L
, and T
= 50 pF
C
).
L
will not be constant, and their width may vary, so
Reset, Stop, Mode Select, and Interrupt Timing
4.25 × T
Expression
CC
6T
7T
2T
3T
is valid, and the EXTAL input is active and
C
C
C
C
C
+ 2.0
1
(continued)
30.3
Min
Max
40.0
46.7
13.3
20.0
Unit
ns
ns
3-9

Related parts for DSPD56367PV150