EP4CE55F23C9LN Altera, EP4CE55F23C9LN Datasheet - Page 375

no-image

EP4CE55F23C9LN

Manufacturer Part Number
EP4CE55F23C9LN
Description
IC CYCLONE IV FPGA 55K 484FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE55F23C9LN

Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2340000
Number Of I /o
324
Voltage - Supply
0.97 V ~ 1.03 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE55F23C9LN
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP4CE55F23C9LN
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F23C9LN
Manufacturer:
ALTERA
0
Chapter 2: Cyclone IV Reset Control and Power Down
Transceiver Reset Sequences
Figure 2–5. Sample Reset Sequence for Bonded Configuration Receiver and Transmitter Channels—Receiver CDR in Manual
Lock Mode
Notes to
(1) For t
(2) The number of rx_locktorefclk[n] and rx_locktodata[n] signals depend on the number of channels configured. n=number of
(3) For t
(4) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the
© December 2010 Altera Corporation
(rxurstpma) rx_analogreset
channels.
busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX_RECONFIG megafunction.
(rxurstpcs) rx_digitalreset
(txurstpcs) tx_digitalreset
Output Status Signals
CDR Control Signals
rx_locktorefclk[n] (2)
LTD_Manual
LTR_LTD_Manual
Figure
rx_locktodata[n] (2)
rx_locktorefclk[0]
rx_locktodata[0]
Reset Signals
2–5:
pll_locked
pll_areset
duration, refer to the
busy (4)
duration, refer to the
1
Receiver and Transmitter Channel—Receiver CDR in Manual Lock Mode
This configuration contains both a transmitter and receiver channel. When the
receiver CDR is in manual lock mode, use the reset sequence shown in
As shown in
in manual lock mode configuration:
1. After power up, assert pll_areset for a minimum period of 1 s (the time
2. Keep the tx_digitalreset, rx_analogreset, rx_digitalreset, and
between markers 1 and 2).
rx_locktorefclk signals asserted and the rx_locktodata signal deasserted
during this time period. After you deassert the pll_areset signal, the
multipurpose PLL starts locking to the input reference clock.
1 µs
Cyclone IV Device Datasheet
2
Cyclone IV Device Datasheet
Figure
3
2–5, perform the following reset procedure for the receiver CDR
Two parallel clock cycles
4
5
chapter.
6
chapter.
t
LTR_LTD_Manual
(3)
7
7
7
7
t
LTD_Manual
(1)
Cyclone IV Device Handbook, Volume 2
8
Figure
2–5.
2–9

Related parts for EP4CE55F23C9LN