DSPIC30F2023 Microchip Technology Inc., DSPIC30F2023 Datasheet - Page 207

no-image

DSPIC30F2023

Manufacturer Part Number
DSPIC30F2023
Description
28/44-pin Dspic30f1010/202x Enhanced Flash Smps 16-bit Digital Signal Controller
Manufacturer
Microchip Technology Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC30F2023-20E/ML
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
DSPIC30F2023-20E/PT
Manufacturer:
Microchip Technology
Quantity:
135
Part Number:
DSPIC30F2023-20E/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
DSPIC30F2023-20E/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
DSPIC30F2023-30I/ML
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
DSPIC30F2023-30I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
DSPIC30F2023-30I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
DSPIC30F2023-30I/PTD32
Manufacturer:
Microchip Technology
Quantity:
135
Part Number:
DSPIC30F2023-30I/PTD32
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
DSPIC30F2023T-20E/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
DSPIC30F2023T-30I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
18.2.1
Because the OSCCON register allows clock switching
and clock scaling, a write to OSCCON is intentionally
made difficult. To write to the OSCCON low byte, this
exact sequence must be executed without any other
instructions in between:
• Byte Write “46h” to OSCCON low
• Byte Write “57h” to OSCCON low
• Byte Write is allowed for one instruction cycle
To write to the OSCCON high byte, this exact
sequence must be executed without any other instruc-
tions in between:
• Byte Write “78h” to OSCCON high
• Byte Write “9Ah” to OSCCON high
• Byte Write is allowed for one instruction cycle
18.3
Figure 18-2 shows the derivation of the system clock
F
quency of 480MHz (high-range FRC option for
industrial temperature parts with PLL and TUN<3:0> =
0111 bit settings). This signal is used by the Power
Supply PWM module, and is 32 times the input PLL fre-
quency.
FIGURE 18-2:
© 2006 Microchip Technology Inc.
CY
mov.b W0,OSCCON
mov.b W0,OSCCON + 1
. The PLL in Figure 18-1 outputs a maximum fre-
PLL – 192-480 MH
Primary Oscillator
Oscillator Configurations
F
ACCIDENTAL WRITE PROTECTION
PLL
FRC
Z
Oscillator Configuration Bits
SYSTEM CLOCK AND FADC DERIVATION
Divide
Divide
By 2
By 8
F
OSC
96-240 MH
24-60 MH
Preliminary
Z
Z
Assuming the high-range FRC option is selected on an
industrial temperature rated part, the 480 MHz PLL
clock signal is divided by 2, providing a 240 MHz signal,
which drives the ADC Module. The same 480 MHz sig-
nal is also divided by 8 to produce the 60 MHz signal,
which is one of the inputs to the F
other input to this multiplexer is the FOSC input clock
source (either the Primary Oscillator or the FRC)
divided by 2. When the PLL is enabled, F
When the PLL is disabled, F
This method derives the 480 MHz clock:
• FRC Clock with high-range Option and TUN<3:0>
• PLL enabled
• PWM clock = 15 x 32 = 480 MHz
• F
If the PLL is disabled,
• FRC Clock (with high-range Option and
• F
= 0111 is = 15 MHz
TUN<3:0> = 0111) is = 15MHz
dsPIC30F1010/202X
PLL Enable
CY
CY
= 480 MHz/16 = 30 MHz = 30 MIPS
= 15 MHz/2 = 7.5 MHz = 7.5 MIPS
1
0
PLL Enable
1
0
Divide
By 2
CY
= F
OSC
CY
DS70178C-page 205
F
ADC
multiplexer. The
/2.
CY
= F
F
CY
PLL
/16.

Related parts for DSPIC30F2023