UPD70F3713GC-8BS-A Renesas Electronics America, UPD70F3713GC-8BS-A Datasheet - Page 471

no-image

UPD70F3713GC-8BS-A

Manufacturer Part Number
UPD70F3713GC-8BS-A
Description
MCU 32BIT V850ES/LX2 64-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Ix2r
Datasheet

Specifications of UPD70F3713GC-8BS-A

Core Processor
RISC
Core Size
32-Bit
Speed
20MHz
Connectivity
CSI, UART/USART
Peripherals
LVD, PWM, WDT
Number Of I /o
39
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
6K x 8
Voltage - Supply (vcc/vdd)
3.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3713GC-8BS-A
Manufacturer:
Renesas Electronics America
Quantity:
10 000
11.9.8 Restrictions on setting one-shot mode and software trigger mode
1010XX0XB) or one-shot scan mode and software trigger mode (ADAnM0 register = 1011XX0XB), a re-conversion
operation should be performed in a new condition when data is written to any of the ADAnM0, ADAnM2, and ADAnS
registers upon completion of an A/D conversion operation. However, the re-conversion operation is not performed but
the conversion operation is enabled (ADAnM0.ADAnCE bit = 1) and stopped (ADAnM0.ADAnEF bit = 0). The A/Dn
conversion end interrupt request signal (INTADn) is not generated, nor is the last A/D conversion result stored.
However, the data is correctly written to any of the ADAnM0, ADAnM2, and ADAnS registers.
written to the ADAnM0 register upon completion of an A/D conversion operation in the one-shot scan mode and
software trigger mode (ADAnM0 register = 1011XX0XB), the signal of the ANIn0 pin is correctly converted and the
conversion result is correctly stored in the ADAnCR0 register. However, the result of converting the signal of the
ANIn1 pin which has been performed immediately before the completion of the A/D conversion is not stored in the
ADAnCR1 register, nor is the INTADn interrupt request signal generated.
If the A/D converters 0 and 1 are set in the one-shot select mode and software trigger mode (ADAnM0 register =
If this happens, normal operation can be restored by setting the ADAnM0.ADAnCE bit to 1.
For example, if the ANIn0 and ANIn1 pins are set in the scan mode (ADAnS register = 00000001B) and data is
[Countermeasure]
<1> Before writing to any of the ADAnM0, ADAnM2, and ADAnS registers, confirm that A/D conversion is
<2> After disabling the interrupt (PSW.ID bit = 1), execute an instruction that writes data to any of the ADAnM0,
<3> Disable the A/D conversion operation by clearing the ADAnCE bit to 0, write data to any of the ADAnM0,
The above restriction can be avoided by performing any of steps <1> to <3>, below.
stopped (ADAnM0.ADAnEF bit = 0).
ADAnM2, and ADAnS registers and an instruction that sets the ADAnM0.ADAnCE bit to 1 consecutively, and
then enable the interrupt (PSW.ID bit = 0).
This action is to avoid coincidence between the completion of the A/D conversion operation and writing to the
ADAnM0, ADAnM2, or ADAnS register. If, for example, executing a write instruction and the completion of
the A/D conversion operation coincide and thus the A/D conversion is stopped, the A/D conversion can be
started by setting of the ADAnCE bit to 1. If the ADAnM0.ADAnCE bit = 1, the ADAnCE bit is set to 1 again
consecutively.
ADAnM2, and ADAnS registers, enable the A/D conversion operation by setting the ADAnCE bit to 1, and
start the A/D conversion.
CHAPTER 11 A/D CONVERTERS 0 AND 1
User’s Manual U17716EJ2V0UD
469

Related parts for UPD70F3713GC-8BS-A