AT89LP52-20MU Atmel, AT89LP52-20MU Datasheet - Page 22

IC MCU 8051 8K FLASH SPI 44VQFN

AT89LP52-20MU

Manufacturer Part Number
AT89LP52-20MU
Description
IC MCU 8051 8K FLASH SPI 44VQFN
Manufacturer
Atmel
Series
89LPr
Datasheet

Specifications of AT89LP52-20MU

Core Processor
8051
Core Size
8-Bit
Speed
20MHz
Connectivity
EBI/EMI, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
36
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-VFQFN Exposed Pad
Processor Series
AT89x
Core
8051
Data Bus Width
8 bit
Data Ram Size
256 B
Interface Type
Serial
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
36
Number Of Timers
3
Operating Supply Voltage
2.7 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89LP52-20MU
Manufacturer:
Atmel
Quantity:
490
3.4
22
In-Application Programming (IAP)
AT89LP51/52 - Preliminary
The AT89LP51/52 supports In-Application Programming (IAP), allowing the program memory to
be modified during execution. IAP can be used to modify the user application on the fly or to use
program memory for nonvolatile data storage. The same page structure write protocol for
FDATA also applies to IAP (See
always placed in idle while modifying the program memory. When the write completes, the CPU
will continue executing with the instruction after the MOVX @DPTR,A instruction that started the
write.
To enable access to the program memory, the IAP bit (MEMCON.7) must be set to one and the
IAP User Fuse must be enabled. The IAP User Fuse can disable all IAP operations. When this
fuse is disabled, the IAP bit will be forced to 0. While IAP is enabled, all MOVX @DPTR instruc-
tions will access the CODE space instead of EDATA/FDATA/XDATA. IAP also allows
reprogramming of the User Signature Array when SIGEN = 1. The IAP access settings are sum-
marized in
Table 3-4.
Table 3-5.
Note:
IAP
IAP
0
0
0
0
1
1
0
0
0
0
1
1
When In-Application programming is not required, it is recommended that the IAP User Fuse be
disabled.
Table 3-4
SIGEN
SIGEN
IAP Access Settings for AT89LP52
0
0
1
1
0
1
IAP Access Settings for AT89LP51
0
0
1
1
0
1
and
DMEN
DMEN
X
X
X
X
0
1
0
1
0
1
0
1
Table
3-5.
Section 3.3.2.1 “Write Protocol” on page
XDATA (0000–FFFFH)
XDATA (0100–FFFFH)
XDATA (0000–FFFFH)
XDATA (0100–FFFFH)
XDATA (2000–FFFFH)
XDATA (2000–FFFFH)
XDATA (0000–FFFFH)
XDATA (0100–FFFFH)
XDATA (0000–FFFFH)
XDATA (0100–FFFFH)
XDATA (1000–FFFFH)
XDATA (1000–FFFFH)
FDATA (0000–00FFH)
FDATA (0000–00FFH)
FDATA (0000–00FFH)
FDATA (0000–00FFH)
CODE (0000–1FFFH)
CODE (0000–0FFFH)
SIG (0000–01FFH)
SIG (0000–01FFH)
MOVX @DPTR
MOVX @DPTR
XCODE (2000–FFFFH)
XCODE (2000–FFFFH)
XCODE (2000–FFFFH)
XCODE (1000–FFFFH)
XCODE (1000–FFFFH)
XCODE (1000–FFFFH)
CODE (0000–1FFFH)
CODE (0000–1FFFH)
CODE (0000–1FFFH)
CODE (0000–0FFFH)
CODE (0000–0FFFH)
CODE (0000–0FFFH)
SIG (0000–01FFH)
SIG (0000–01FFH)
SIG (0000–01FFH)
SIG (0000–01FFH)
SIG (0000–01FFH)
SIG (0000–01FFH)
MOVC @DPTR
MOVC @DPTR
14). The CPU is
3709B–MICRO–12/10

Related parts for AT89LP52-20MU