PEF2054NV21XT Lantiq, PEF2054NV21XT Datasheet - Page 212

no-image

PEF2054NV21XT

Manufacturer Part Number
PEF2054NV21XT
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2054NV21XT

Lead Free Status / Rohs Status
Compliant
synchronously to the frame repetition rate. The synchronous transfer is controlled by the
synchronous transfer registers.
The information is buffered in the synchronous transfer data register STDA (STDB). It is
copied to STDA (STDB) from a data or control memory location pointed to by the content
of the synchronous receive register SARA (SARB) and copied from the STDA (STDB)
to a data or control memory location pointed to by the content of the synchronous
transfer transmit register SAXA (SAXB).
The SAXA (SAXB) and SARA (SARB) registers identify the interface (PCM or CFI) as
well as the time slot and port numbers of the involved channels according to figure 48.
Control bits in the synchronous transfer control register STCR allow restricting the
synchronous transfer to one of the possible subtime slots and enables or disables the
synchronous transfer utility.
For example, it is possible to read information via the downstream data memory from the
PCM interface input to the STDA (STDB) register and to transmit it from this register
back via the upstream data memory to the PCM interface output, thus establishing a
PCM - PCM loop. Similarly the synchronous transfer facility may be used to loop back
configurable interface channels or to establish connections between the CFI and PCM
interfaces. While the information is stored in the data register STDA (STDB), it may be
read and or modified by the P.
5.7
The synchronous transfer utility allows the synchronous exchange of information
between the PCM interface, the configurable interface, and the P interface for two
independent channels (A and B). The P can thus monitor, insert, or manipulate the data
Semiconductor Group
Synchronous Transfer Utility
212
Application Hints
PEB 2055
PEF 2055

Related parts for PEF2054NV21XT