CY7C67200-48BAXI Cypress Semiconductor Corp, CY7C67200-48BAXI Datasheet - Page 9

USB HOST/PERIPH CNTRLR 48LFBGA

CY7C67200-48BAXI

Manufacturer Part Number
CY7C67200-48BAXI
Description
USB HOST/PERIPH CNTRLR 48LFBGA
Manufacturer
Cypress Semiconductor Corp
Series
EZ-OTG™r
Type
OTG Programmable USB On The Gor
Datasheet

Specifications of CY7C67200-48BAXI

Package / Case
48-LFBGA
Controller Type
USB Peripheral Controller
Interface
Serial
Voltage - Supply
2.7 V ~ 3.6 V, 3 V ~ 3.6 V
Current - Supply
80mA, 135mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Data Rate
2 Mbps
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Temperature Range
- 40 C to + 85 C
Supply Current
80 mA
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Operating Supply Voltage
2.7 V to 3.6 V
Controller Family/series
PSoC 1
Core Size
16 Bit
No. Of I/o's
25
Program Memory Size
16KB
Ram Memory Size
8KB
Cpu Speed
48MHz
No. Of Timers
2
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CY3663 - KIT DEV EZ-OTG/EZ-HOST
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
428-2262
CY7C67200-48BAXI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C67200-48BAXI
Manufacturer:
CYPRESS
Quantity:
1 500
Part Number:
CY7C67200-48BAXI
Manufacturer:
CY
Quantity:
6
Part Number:
CY7C67200-48BAXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C67200-48BAXI
Manufacturer:
CY
Quantity:
1 000
Part Number:
CY7C67200-48BAXI
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CY7C67200-48BAXI
Quantity:
9 000
Part Number:
CY7C67200-48BAXIT
Manufacturer:
XAC
Quantity:
105
Part Number:
CY7C67200-48BAXIT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C67200-48BAXIT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-08014 Rev. *G
External (Remote) Wakeup Source
There are several possible events available to wake EZ-OTG
from Sleep mode as shown in
used as remote wakeup options for USB applications.
section “Power Control Register [0xC00A] [R/W]” on page
Upon wakeup, code begins executing within 200 ms, the time
it takes the PLL to stabilize.
Table 15.wakeup Sources
Power-On Reset (POR) Description
The length of the power-on-reset event can be defined by (V
ramp to valid) + (Crystal start up). A typical application might
utilize a 12-ms power-on-reset event = ~7 ms + ~5 ms, respec-
tively.
Reset Pin
The Reset pin is active low and requires a minimum pulse
duration of sixteen 12-MHz clock cycles (1.3 ms). A reset
event restores all registers to their default POR settings. Code
execution then begins 200 ms later at 0xFF00 with an imme-
diate jump to 0xE000, the start of BIOS.
Note It should be noted that for up to 3 ms after BIOS starts
executing, GPIO[24:19] and GPIO[15:8] will be driven as out-
puts for a test mode. If these pins need to be used as inputs,
a series resistor is required (10 ohm to 48 ohm is recommend-
ed). Refer to BIOS documentation for addition details.
USB Reset
A USB Reset affects registers 0xC090 and 0xC0B0, all other
registers remain unchanged.
Memory Map
Memory map information is presented in this section.
Mapping
The EZ-OTG has just over 24 KB of addressable memory
mapped from 0x0000 to 0xFFFF. This 24 KB contains both
program and data space and is byte addressable.
shows the various memory region address locations.
Internal Memory
Of the internal memory, 15 KB is allocated for user’s program
and data code. The lower memory space from 0x0000 to
0x04A2 is reserved for interrupt vectors, general purpose
Notes
3. Read data will be discarded (dummy data).
4. HPI_INT will assert on a USB Resume.registers
USB Resume
OTGVBUS
OTGID
HPI
HSS
SPI
IRQ0 (GPIO 24)
Wakeup Source (if enabled)
[3, 4]
Table
D+/D– Signaling
Level
Any Edge
Read
Read
Read
Any Edge
15. These may also be
Event
Figure
See
13.
CC
6.
registers, USB control registers, the stack, and other BIOS
variables. The upper internal memory space contains EZ-OTG
control registers from 0xC000 to 0xC0FF and the BIOS ROM
itself from 0xE000 to 0xFFFF. For more information on the
reserved lower memory or the BIOS ROM, refer to the
Programmers documentation and the BIOS documentation.
During development with the EZ-OTG toolset, the lower area
of User's space (0x04A4 to 0x1000) should be left available to
load the GDB stub. The GDB stub is required to allow the
toolset debug access into EZ-OTG.
0xC000- 0xC0FF
0xE000- 0xFFFF
0x0000 - 0x00FF
0x0100 - 0x011F
0x0120 - 0x013F
0x0140 - 0x0148
0x014A - 0x01FF
0x0200- 0x02FF
0x0300- 0x030F
0x0310- 0x03FF
0x0400- 0x04A2
0x04A4- 0x3FFF
Figure 6. Memory Map
Slave Setup Packet
Internal Memory
USB Slave & OTG
Primary Registers
Control Registers
HPI Int / Mailbox
Swap Registers
USB Registers
LCP Variables
USER SPACE
BIOS Stack
HW INTs
SW INTs
BIOS
~15K
CY7C67200
Page 9 of 78
[+] Feedback

Related parts for CY7C67200-48BAXI