HD6417144F50V Renesas Electronics America, HD6417144F50V Datasheet - Page 15

IC SUPERH MCU ROMLESS 112QFP

HD6417144F50V

Manufacturer Part Number
HD6417144F50V
Description
IC SUPERH MCU ROMLESS 112QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7144r
Datasheet

Specifications of HD6417144F50V

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
EBI/EMI, I²C, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
74
Program Memory Type
ROMless
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
For Use With
HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)EDK7145 - DEV EVALUATION KIT SH7145
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417144F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
9.5
9.6
9.7
9.8
9.9
9.10 Access to On-chip Peripheral I/O Registers......................................................................166
9.11 Cycles of No-Bus Mastership Release ..............................................................................166
9.12 CPU Operation when Program Is Located in External Memory.......................................166
Section 10 Direct Memory Access Controller (DMAC) .................................. 167
10.1 Features .............................................................................................................................167
10.2 Input/Output Pins ..............................................................................................................169
10.3 Register Descriptions ........................................................................................................170
10.4 Operation...........................................................................................................................180
10.5 Examples of Use ...............................................................................................................206
Register Descriptions ........................................................................................................144
9.5.1
9.5.2
9.5.3
9.5.4
9.5.5
Accessing External Space .................................................................................................154
9.6.1
9.6.2
9.6.3
Waits between Access Cycles...........................................................................................158
9.7.1
9.7.2
Bus Arbitration..................................................................................................................161
Memory Connection Example ..........................................................................................163
10.3.1 DMA Source Address Registers_0 to 3 (SAR_0 to SAR_3) ...............................170
10.3.2 DMA Destination Address Registers_0 to 3 (DAR_0 to DAR_3).......................171
10.3.3 DMA Transfer Count Registers_0 to 3 (DMATCR_0 to DMATCR_3)..............171
10.3.4 DMA Channel Control Registers_0 to 3 (CHCR_0 to CHCR_3)........................172
10.3.5 DMAC Operation Register (DMAOR) ................................................................178
10.4.1 DMA Transfer Flow ............................................................................................180
10.4.2 DMA Transfer Requests ......................................................................................182
10.4.3 Channel Priority ...................................................................................................184
10.4.4 DMA Transfer Types ...........................................................................................187
10.4.5 Number of Bus Cycle States and DREQ Pin Sample Timing..............................197
10.4.6 Source Address Reload Function .........................................................................203
10.4.7 DMA Transfer Ending Conditions.......................................................................204
10.4.8 DMAC Access from CPU....................................................................................205
10.5.1 Example of DMA Transfer between On-Chip SCI and External Memory ..........206
Bus Control Register 1 (BCR1) ...........................................................................144
Bus Control Register 2 (BCR2) ...........................................................................147
Wait Control Register 1 (WCR1).........................................................................152
Wait Control Register 2 (WCR2).........................................................................153
RAM Emulation Register (RAMER)...................................................................153
Basic Timing........................................................................................................154
Wait State Control................................................................................................155
CS Assert Period Extension .................................................................................157
Prevention of Data Bus Conflicts.........................................................................158
Simplification of Bus Cycle Start Detection ........................................................160
Rev.4.00 Mar. 27, 2008, Page xiii of xliv
REJ09B0108-0400

Related parts for HD6417144F50V