MC68HC912B32CFU8 Freescale Semiconductor, MC68HC912B32CFU8 Datasheet - Page 254

no-image

MC68HC912B32CFU8

Manufacturer Part Number
MC68HC912B32CFU8
Description
IC MCU 32K FLASH 8MHZ 80-QFP
Manufacturer
Freescale Semiconductor
Series
HC12r
Datasheet

Specifications of MC68HC912B32CFU8

Core Processor
CPU12
Core Size
16-Bit
Speed
8MHz
Connectivity
SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
63
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Eeprom Size
768 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
80-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC912B32CFU8
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68HC912B32CFU8
Manufacturer:
FREESCALE
Quantity:
20 000
16.7.3 msCAN12 Power-Down Mode
The msCAN12 is in power-down mode when either of these occurs:
When entering power-down mode, the msCAN12 immediately stops all on-going transmissions and
receptions, potentially causing CAN protocol violations.
To protect the CAN bus system from fatal consequences of violations to this rule, the msCAN12 will drive
the TxCAN pin into recessive state.
In power-down mode, no registers can be accessed.
16.7.4 Programmable Wakeup Function
The msCAN12 can be programmed to apply a low-pass filter function to the RxCAN input line while in
sleep mode. See control bit WUPM in the module control register,
Register
CAN bus lines. Such glitches can result from electromagnetic interference within noisy environments.
16.8 Timer Link
The msCAN12 generates a timer signal whenever a valid frame has been received. Because the CAN
specification defines a frame to be valid if no errors occurred before the EOF field has been transmitted
successfully, the timer signal is generated right after the EOF. A pulse of one bit time is generated. As the
msCAN12 receiver engine also receives the frames being sent by itself, a timer signal also is generated
after a successful transmission.
The previously described timer signal can be routed into the on-chip timer interface module (TIM). This
signal is connected to the timer n channel m input
bit in the CMCR0.
After timer n has been programmed to capture rising edge events, it can be used under software control
to generate 16 bit-time stamps which can be stored with the received message.
16.9 Clock System
Figure 16-7
scheme the msCAN12 is able to handle CAN bus rates ranging from 10 kbps to 1 Mbps.
1. The timer channel being used for the timer link is integration dependent.
254
msCAN12 Controller
CPU is in stop mode.
CPU is in wait mode and the CSWAI bit is set. See
0
and
1. This feature can be used to protect the msCAN12 from wakeup due to short glitches on the
shows the structure of the msCAN12 clock generation circuitry. With this flexible clocking
16.12.2 msCAN12 Module Control Register
The user should be careful that the msCAN12 is not active when
power-down mode is entered. The recommended procedure is to put the
msCAN12 into sleep mode before the STOP instruction — or the WAI
instruction, if CSWAI is set — is executed.
M68HC12B Family Data Sheet, Rev. 9.1
NOTE
(1)
under the control of the timer link enable (TLNKEN)
16.12.1 msCAN12 Module Control Register
1.
16.12.2 msCAN12 Module Control
Freescale Semiconductor

Related parts for MC68HC912B32CFU8