EP2S130F1020I5N Altera, EP2S130F1020I5N Datasheet - Page 155

EP2S130F1020I5N

Manufacturer Part Number
EP2S130F1020I5N
Description
Manufacturer
Altera
Datasheet

Specifications of EP2S130F1020I5N

Family Name
Stratix II
Number Of Logic Blocks/elements
132540
# I/os (max)
742
Frequency (max)
609.76MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
132540
Ram Bits
6747840
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
1020
Package Type
FC-FBGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S130F1020I5N
Manufacturer:
ALTERA
Quantity:
215
Part Number:
EP2S130F1020I5N
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020I5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S130F1020I5N
0
Altera Corporation
April 2011
Note to
(1)
25-Ω R
3.3/2.5
50-Ω R
3.3/2.5/1.8
50-Ω R
R
C
C
C
C
C
C
Table 5–31. Series & Differential On-Chip Termination Specification for Left & Right I/O Banks
Table 5–32. Stratix II Device Capacitance
D
I O T B
I O L R
C L K T B
C L K L R
C L K L R +
O U T F B
Symbol
Symbol
Capacitance is sample-tested only. Capacitance is measured using time-domain reflections (TDR). Measurement
accuracy is within ±0.5pF
S
S
S
Table
1.5
5–32:
Input capacitance on I/O pins in I/O banks 3, 4, 7, and 8.
Input capacitance on I/O pins in I/O banks 1, 2, 5, and 6, including high-
speed differential receiver and transmitter pins.
Input capacitance on top/bottom clock input pins:
CLK[12..15]
Input capacitance on left/right clock inputs:
Input capacitance on left/right clock inputs:
CLK11
Input capacitance on dual-purpose clock output/feedback pins in PLL
banks 9, 10, 11, and 12.
Internal differential termination for
LVDS or HyperTransport technology
(100-Ω setting)
Internal series termination without
calibration (25-Ω setting)
Internal series termination without
calibration (50-Ω setting)
Internal series termination without
calibration (50-Ω setting)
.
Description
Pin Capacitance
Table 5–32
.
shows the Stratix II device family pin capacitance.
Parameter
Note (1)
V
V
V
V
C C I O
C C I O
C C I O
C C I O
CLK0
CLK1
Conditions
= 3.3/2.5 V
= 3.3/2.5/1.8 V
= 1.5 V
= 2.5 V
,
,
CLK[4..7]
CLK2
CLK3
,
,
CLK8
CLK9
Stratix II Device Handbook, Volume 1
and
,
, and
DC & Switching Characteristics
Commercial
CLK10
Max
±30
±30
±36
±20
Resistance Tolerance
.
Industrial
Typical
5.0
6.1
6.0
6.1
3.3
6.7
Max
±30
±30
±36
±25
Unit
Unit
%
%
%
%
pF
pF
pF
pF
pF
pF
5–19

Related parts for EP2S130F1020I5N