UPD45128163-A75L ELPIDA [Elpida Memory], UPD45128163-A75L Datasheet - Page 20

no-image

UPD45128163-A75L

Manufacturer Part Number
UPD45128163-A75L
Description
128M-bit Synchronous DRAM 4-bank, LVTTL
Manufacturer
ELPIDA [Elpida Memory]
Datasheet
7. Mode Register
20
(A13)
(A13)
(A13)
(A13)
(A13)
BA0
BA0
BA0
BA0
BA0
0
x
x
0
(A12)
(A12)
(A12)
(A12)
(A12)
BA1
BA1
BA1
BA1
BA1
0
x
x
0
A11
A11
A11
A11
A11
0
x
x
0
A10
A10
A10
A10
A10
0
x
x
0
A9
A9
A9
A9
A9
0
1
x
0
A8
A8
A8
A8
A8
0
0
1
1
0
BA0(13), BA1(A12)
A7
A7
A7
A7
A7
1
0
0
1
0
A0 - A11,
A6
A6
A6
A6
A6
V
LTMODE
LTMODE
/RAS
/CAS
CKE
CLK
/WE
/CS
A5
A5
A5
A5
A5
V
Data Sheet E0344N10 (Ver. 1.0)
A4
A4
A4
A4
A4
V
WT
WT
A3
A3
A3
A3
A3
V
Mode Register Set Timing
A2
A2
A2
A2
A2
V
BL
A1
A1
BL
A1
A1
A1
V
A0
A0
A0
A0
A0
V
Burst length
Wrap type
Mode Register Set
Remark R : Reserved
JEDEC Standard Test Set (refresh counter test)
Burst Read and Single Write
(for Write Through Cache)
Use in future
Vender Specific
Mode Register Set
Latency
mode
Bits2-0
0
1
000
001
010
011
100
101
110
111
Sequential
Interleave
Bits6-4
000
001
010
011
100
101
110
111
Full page
WT = 0
R
R
R
/CAS latency
1
2
4
8
R
R
R
R
R
R
2
3
PD45128163
V = Valid
x = Don’t care
WT = 1
R
R
R
R
1
2
4
8

Related parts for UPD45128163-A75L