LCMXO2-2000HC-4FTG256C Lattice, LCMXO2-2000HC-4FTG256C Datasheet - Page 27

no-image

LCMXO2-2000HC-4FTG256C

Manufacturer Part Number
LCMXO2-2000HC-4FTG256C
Description
FPGA - Field Programmable Gate Array 2112 LUTs 207 IO 3.3V 4 Spd
Manufacturer
Lattice
Datasheet

Specifications of LCMXO2-2000HC-4FTG256C

Rohs
yes
Number Of Gates
2 K
Embedded Block Ram - Ebr
74 Kbit
Number Of I/os
207
Maximum Operating Frequency
269 MHz
Operating Supply Voltage
1.14 V to 3.465 V, 2.375 V to 3.465 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
ftBGA-256
Distributed Ram
16 Kbit
Minimum Operating Temperature
0 C
Operating Supply Current
4.8 mA
Factory Pack Quantity
90
User Flash Memory - Ufm
80 Kbit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO2-2000HC-4FTG256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LCMXO2-2000HC-4FTG256C
Manufacturer:
LATTICE
Quantity:
20 000
3. Top sysIO Buffer Pairs
Typical I/O Behavior During Power-up
The internal power-on-reset (POR) signal is deactivated when V
in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the
POR signal is deactivated, the FPGA core logic becomes active. It is the user’s responsibility to ensure that all
V
are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-
down to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to V
tionality). The I/O pins will maintain the blank configuration until V
tion I/Os) have reached V
proper download/configuration.
There are various ways a user can ensure that there are no spurious signals on critical outputs as the device pow-
ers up. These are discussed in more detail in TN1202,
Supported Standards
The MachXO2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be
further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2, 1.5, 1.8, 2.5,
and 3.3V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive
strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS,
MLVDS and LVPECL output emulation is supported on all devices. The MachXO2-640U, MachXO2-1200/U and
higher devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential
receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO2 devices. PCI support is
provided in the bottom bank of theMachXO2-640U, MachXO2-1200/U and higher density devices. Table 2-11 sum-
marizes the I/O characteristics of the MachXO2 PLDs.
Tables 2-11 and 2-12 show the I/O standards (together with their supply and reference voltages) supported by the
MachXO2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see
TN1202,
Table 2-11. I/O Support Device by Device
Number of I/O Banks
Type of Input Buffers
CCIO
and differential input termination. The PCI clamp is enabled after V
and the device has been configured.
The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two single-
ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differ-
ential and referenced I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs.
The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output
driver. The referenced input buffer can also be configured as a differential input buffer.
banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that
MachXO2 sysIO Usage
PORUP
4
Single-ended (all I/O banks)
Differential Receivers (all I/O
banks)
levels at which time the I/Os will take on the user-configured settings only after a
Guide.
MachXO2-256,
MachXO2-640
2-23
MachXO2 sysIO Usage
4
Single-ended (all I/O banks)
Differential Receivers (all I/O
banks)
Differential input termination
(bottom side)
CC
MachXO2-640U,
MachXO2-1200
CC
and V
and V
CC
CCIO0
and V
CCIO
MachXO2 Family Data Sheet
have reached V
(for I/O banks containing configura-
Guide.
CCIO
are at valid operating levels
6
Single-ended (all I/O banks)
Differential Receivers (all I/O
banks)
Differential input termination
(bottom side)
CCIO
MachXO2-2000/U,
MachXO2-1200U
MachXO2-4000,
MachXO2-7000
PORUP
as the default func-
Architecture
level defined

Related parts for LCMXO2-2000HC-4FTG256C