LFE2M20E-6FN256C LATTICE SEMICONDUCTOR, LFE2M20E-6FN256C Datasheet - Page 48

no-image

LFE2M20E-6FN256C

Manufacturer Part Number
LFE2M20E-6FN256C
Description
IC, LATTICEECP2M FPGA, 420MHZ, FPBGA-256
Manufacturer
LATTICE SEMICONDUCTOR
Series
LatticeECP2Mr
Datasheet

Specifications of LFE2M20E-6FN256C

No. Of Logic Blocks
19000
No. Of Macrocells
10500
No. Of Speed Grades
6
No. Of I/o's
140
Clock Management
DLL, PLL
I/o Supply Voltage
3.465V
Total Ram Bits
1217Kbit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFE2M20E-6FN256C
Manufacturer:
Lattice
Quantity:
710
Part Number:
LFE2M20E-6FN256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LFE2M20E-6FN256C-5I
Manufacturer:
NATIONAL
Quantity:
633
Lattice Semiconductor
SERDES and PCS (Physical Coding Sublayer)
LatticeECP2M devices feature up to 16 channels of embedded SERDES arranged in quads at the corners of the
devices. Figure 2-39 shows the position of the quad blocks in relation to the PFU array for LatticeECP2M70 and
LatticeECP2M100 devices. Table 2-15 shows the location of Quads for all the devices.
Each quad contains four dedicated SERDES (Ch0 to Ch3) for high-speed, full-duplex serial data transfer. Each
quad also has a PCS block that interfaces to the SERDES channels and contains digital logic to support an array of
popular data protocols. PCS also contains logic to the interface to FPGA core.
Figure 2-39. SERDES Quads (LatticeECP2M70/LatticeECP2M100)
Table 2-15. Available SERDES Quads per LatticeECP2M Devices
SERDES Block
A differential receiver receives the serial encoded data stream, equalizes the signal, extracts the buried clock and
de-serializes the data-stream before passing the 8- or 10-bit data to the PCS logic. The transmit channel receives
the parallel (8- or 10-bit) encoded data, serializes the data and transmits the serial bit stream through the differen-
tial buffers. There is a single transmit clock per quad. Figure 2-40 shows a single channel SERDES and its inter-
face to the PCS logic. Each SERDES receiver channel provides a recovered clock to the PCS block and to the
FPGA core logic.
ECP2M100
ECP2M20
ECP2M35
ECP2M50
ECP2M70
Device
Ch 3
Ch 3
ULC SERDES Quad
LLC SERDES Quad
PCS Digital Logic
PCS Digital Logic
Ch 2
Ch 2
URC Quad
Available
Available
Available
Available
Available
Ch 1
Ch 1 Ch 0
Ch 0
ULC Quad
Available
Available
2-45
Ch 3
Ch 3
LatticeECP2/M Family Data Sheet
URC SERDES Quad
LRC SERDES Quad
PCS Digital Logic
PCS Digital Logic
Ch 2
Ch 2
LRC Quad
Available
Available
Available
Ch 1
Ch 1 Ch 0
Ch 0
LLC Quad
Architecture
Available
Available

Related parts for LFE2M20E-6FN256C