KSZ8851-32MQLI Micrel Inc, KSZ8851-32MQLI Datasheet - Page 37

IC CTLR MAC/PHY NON PCI 128PQFP

KSZ8851-32MQLI

Manufacturer Part Number
KSZ8851-32MQLI
Description
IC CTLR MAC/PHY NON PCI 128PQFP
Manufacturer
Micrel Inc
Datasheet

Specifications of KSZ8851-32MQLI

Controller Type
Ethernet Controller, MAC/PHY
Interface
Bus
Voltage - Supply
1.8V, 2.5V, 3.3V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
128-MQFP, 128-PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-
Other names
576-3630
KSZ8851-32MQLI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KSZ8851-32MQLI
Manufacturer:
Micrel Inc
Quantity:
10 000
August 2009
Micrel, Inc.
Host receives an multiple Ethernet pkts
from upper layer and prepares transmit
Write an 1?to RXQCR[3] reg to enable
that the TXQ has completed to transmit
ID). Each transmit queue frame format
This is moving transmit data from Host
Option to read ISR[14] reg, it indicates
write transmit data (control word, byte
count and pkt data) to TXQ memory.
Write an 0?to RXQCR[3] reg to end
pkts data (data, data_length, frame
to issue a transmit command (auto-
enqueue) to the TXQ. The TXQ will
to KSZ8851M TXQ memory until all
TXQ write access, then Host starts
Memory size is available for these
transmit all data to the PHY port
Write an 1?to TXQCR[2] reg
all pkts to the PHY port, then
Figure 9. Host TX Multiple Frames in Auto- Enqueue Flow Diagram
Check if KSZ8851M TXQ
Write 1?to clear this bit
is shown in Table 5
(Read TXMIR Reg)
TXQ write access
pkts are finished
transmit pkts?
Yes
37
No
Yes
word count in TXNTFSR[15:0] register
Write the total amount of TXQ buffer
transmit total frames size in double-
enable the TXQ memory available
Set bit 1=1 in TXQCR register to
space which is required for next
(memory space available)
and check if the bit 6=1
Wait for interrupt
in ISR register
monitor
?
KSZ8851-16/32 MQL/MQLI
No
M9999-083109-2.0

Related parts for KSZ8851-32MQLI