h8s-2635 Renesas Electronics Corporation., h8s-2635 Datasheet - Page 624

no-image

h8s-2635

Manufacturer Part Number
h8s-2635
Description
Renesas 16-bit Single-chip Microcomputer H8s Family/h8s/2600 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Section 15 I
15.2.8
DDCSWR is an 8-bit readable/writable register that is used to initialize the IIC module.
DDCSWR is initialized to H'0F by a reset and in hardware standby mode.
Bits 7 to 4—Reserved: Should always be written with 0.
Bits 3 to 0—IIC Clear 3 to 0 (CLR3 to CLR0): These bits control initialization of the internal
state of IIC0 and IIC1.
These bits can only be written to; if read they will always return a value of 1.
When a write operation is performed on these bits, a clear signal is generated for the internal latch
circuit of the corresponding module(s), and the internal state of the IIC module(s) is initialized.
The write data for these bits is not retained. To perform IIC clearance, bits CLR3 to CLR0 must be
written to simultaneously using an MOV instruction. Do not use a bit manipulation instruction
such as BCLR.
When clearing is required again, all the bits must be written to in accordance with the setting.
Rev. 6.00 Feb 22, 2005 page 564 of 1484
REJ09B0103-0600
Bit 3
CLR3
0
1
Bit
Initial value :
R/W
Notes: 1. Should always be written with 0.
DDC Switch Register (DDCSWR)
2. Always read as 1.
Bit 2
CLR2
0
1
2
C Bus Interface [Option] (Only for the H8S/2638, H8S/2639, and H8S/2630)
:
:
R/(W)*
¾
7
0
1
Bit 1
CLR1
0
1
R/(W)*
¾
6
0
1
Bit 0
CLR0
0
1
0
1
R/(W)*
¾
5
0
1
R/(W)*
Description
Setting prohibited
Setting prohibited
IIC0 internal latch cleared
IIC1 internal latch cleared
IIC0 and IIC1 internal latches cleared
Invalid setting
¾
4
0
1
CLR3
W*
3
1
2
CLR2
W*
2
1
2
CLR1
W*
1
1
2
CLR0
W*
0
1
2

Related parts for h8s-2635