MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 1047

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
16.6.14.1 Transfer/Transaction Based Interrupts
These interrupt sources are associated with transfer and transaction progress. They are all dependent on
the next interrupt threshold.
16.6.14.1.1 Transaction Error
A transaction error is any error that caused the host controller to think that the transfer did not complete
successfully.
The effects of the error counter and interrupt status are summarized in the following paragraphs. Most of
these errors set the XactErr status bit in the appropriate interface data structure.
There is a small set of protocol errors that relate only when executing a queue head and fit under the
umbrella of a WRONG PID error that are significant to explicitly identify. When these errors occur, the
XactErr status bit in the queue head is set and the Cerr field is decremented. When the PID Code indicates
a SETUP, the following responses are protocol errors and result in XactErr bit being set and the Cerr field
being decremented.
16.6.14.1.2 Serial Bus Babble
When a device transmits more data on the USB than the host controller is expecting for this transaction, it
is defined to be babbling. In general, this is called a Packet Babble. When a device sends more data than
the Maximum Length number of bytes, the host controller sets the Babble Detected bit to a one and halts
Freescale Semiconductor
EPS field indicates a high-speed device and it returns a Nak handshake to a SETUP.
EPS field indicates a high-speed device and it returns a Nyet handshake to a SETUP.
EPS field indicates a low- or full-speed device and the complete-split receives a Nak handshake.
CRC
Timeout
Bad PID
Babble
Buffer Error
1
2
Event/ Result
If occurs in a queue head, then USBERRINT is asserted only when Cerr counts down from a one to a
zero. In addition the queue is halted.
The host controller received a response from the device, but it could not recognize the PID as a valid PID.
Table 16-73
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
The only method software should use for acknowledging an interrupt is by
transitioning the appropriate status bits in the USBSTS register from a one
to a zero.
2
Cerr
N/A
N/A
lists the events/responses that the host can observe as a result of a transaction.
–1
–1
–1
Table 16-73. Summary of Transaction Errors
Queue Head/qTD/iTD/siTD Side Effects
See
See
Section 16.6.14.1.2, “Serial Bus Babble”
Section 16.6.14.1.3, “Data Buffer Error”
Status Field
XactErr set
XactErr set
XactErr set
NOTE
USBSTS[USBERRINT]
Universal Serial Bus Interface
1
1
1
1
1
1
1
16-119

Related parts for MPC8313CZQADDC