1893AFLF IDT, 1893AFLF Datasheet - Page 57

no-image

1893AFLF

Manufacturer Part Number
1893AFLF
Description
Ethernet ICs 3.3V 10/100 BASE TX INTEGRATED PHYCEIVER
Manufacturer
IDT
Type
Integrated PHY Transceiverr
Datasheet

Specifications of 1893AFLF

Rohs
yes
Product
Ethernet Transceivers
Data Rate
10 Mb/s, 100 Mb/s
Supply Voltage - Max
3.47 V
Supply Voltage - Min
3.14 V
Maximum Operating Temperature
+ 70 C
Package / Case
SSOP-48
Ethernet Connection Type
100Base-TX, 10Base-T
Maximum Supply Current
160 mA
Minimum Operating Temperature
0 C
Standard Supported
802.3
Part # Aliases
ICS1893AFLF
8.1.2 Management Register Bit Access
8.1.3 Management Register Bit Default Values
ICS1893AF, Rev. D 10/26/04
The ICS1893AF Management Registers include one or more of the following types of bits:
Table 8-3. Description of Management Register Bit Types
The tables in this chapter specify for each register bit the default value, if one exists. The ICS1893AF sets
all Management Register bits to their default values after a reset.
ICS1893AF Management Register bits.
Table 8-4. Range of Possible Valid Default Values for ICS1893AF Register Bits
Note:
Read-Only
Command Override
Write
Read/Write
Read/Write Zero
Register Bit Types
State of pin at reset
Default Condition
ICS1893AF Data Sheet - Release
Management
The ICS1893AF has a number of reserved bits throughout the Management Registers. Most of
these bits provide enhanced test modes. The Management Register tables provide the default
values for these bits. The STA must not change the value of these bits under any circumstance. If
the STA inadvertently changes the default values of these reserved register bits, normal operation
of the ICS1893AF can be affected.
0
1
Indicates there is no default value for the bit
Indicates the bit’s default value is logic zero
Indicates the bit’s default value is logic one
For some bits, the default value depends on the state (that is, the logic value) of a
particular pin at reset (that is, the logic value of a pin is latched at reset). An
example of pins that have a default condition that depends on the state of the pin
at reset are the PHY / LED pins (P0AC, P1CL, P2LI, P3TD, and P4RD) discussed
in the following sections:
Symbol
R/W0
R/W
CW
RO
Bit
Section 6.5, “Status Interface”
Section 8.11, “Register 16: Extended Control Register”
Section 9.2.2, “Multi-Function (Multiplexed) Pins: PHY Address and LED Pins”
Copyright © 2004, Integrated Circuit Systems, Inc.
An STA can obtain the value of a RO register bit. However, it cannot
alter the value of (that is, it cannot write to) an RO register bit. The
ICS1893AF isolates any STA attempt to write a value to an RO bit.
An STA can read a value from a CW register bit. However, write
operations are conditional, based on the value of the Command
Register Override bit (bit 16.15). When bit 16.15 is logic:
An STA can unconditionally read from or write to a R/W register bit.
An STA can unconditionally read from a R/W0 register bit, but only a
‘0’ value can be written to this bit.
Zero (the default), the ICS1893AF isolates STA attempts to write to
the CW bits (that is, CW bits cannot be altered when bit 16.15 is
logic zero).
One, the ICS1893AF permits an STA to alter the value of the CW
bits in the subsequent register write. (Bit 16.15 is self-clearing and
automatically clears to zero on the subsequent write.)
All rights reserved.
57
Default Value
Description
Table 8-4
Chapter 8 Management Register Set
lists the valid default values for
October, 2004

Related parts for 1893AFLF