1893AFLF IDT, 1893AFLF Datasheet - Page 87

no-image

1893AFLF

Manufacturer Part Number
1893AFLF
Description
Ethernet ICs 3.3V 10/100 BASE TX INTEGRATED PHYCEIVER
Manufacturer
IDT
Type
Integrated PHY Transceiverr
Datasheet

Specifications of 1893AFLF

Rohs
yes
Product
Ethernet Transceivers
Data Rate
10 Mb/s, 100 Mb/s
Supply Voltage - Max
3.47 V
Supply Voltage - Min
3.14 V
Maximum Operating Temperature
+ 70 C
Package / Case
SSOP-48
Ethernet Connection Type
100Base-TX, 10Base-T
Maximum Supply Current
160 mA
Minimum Operating Temperature
0 C
Standard Supported
802.3
Part # Aliases
ICS1893AFLF
8.12 Register 17: Quick Poll Detailed Status Register
ICS1893AF, Rev. D 10/26/04
Table 8-18
register used to provide an STA with detailed status of the ICS1893AF operations. During reset, it is
initialized to pre-defined default values.
Note:
1. For an explanation of acronyms used in
2. Most of this register’s bits are latching high or latching low, which allows the ICS1893AF to capture and
3. Although some of these status bits are redundant with other management registers, the ICS1893AF
Table 8-18. Quick Poll Detailed Status Register (register 17 [0x11])
17.15 Data rate
17.14 Duplex
17.13 Auto-Negotiation
17.12 Auto-Negotiation
17.11
17.10 100Base-TX signal
17.9
17.8
17.7
17.6
17.5
17.4
17.3
17.2
17.1
17.0
Bit
ICS1893AF Data Sheet - Release
save the occurrence of an event for an STA to read. (For more information on latching high and latching
low bits, see
provides this group of bits to minimize the number of Serial Management Cycles required to collect the
status data.
Progress Monitor Bit 2
Progress Monitor Bit 1
Auto-Negotiation
Progress Monitor Bit 0
lost
100BasePLL Lock
Error
False Carrier detect
Invalid symbol
detected
Halt Symbol detected
Premature End
detected
Auto-Negotiation
complete
100Base-TX signal
detect
Jabber detect
Remote fault
Link Status
lists the bits for the Quick-Poll Detailed Status Register. This register is a 16-bit read-only
Definition
Section 8.1.4.1, “Latching High Bits”
Copyright © 2004, Integrated Circuit Systems, Inc.
10 Mbps
Half duplex
Reference Decode Table
Reference Decode Table
Reference Decode Table
Valid signal
PLL locked
Normal Carrier or Idle
Valid symbols observed
No Halt Symbol received
Normal data stream
Auto-Negotiation in
process
Signal present
No jabber detected
No remote fault detected
Link is not valid
When Bit = 0
All rights reserved.
Table
87
8-18, see
and
Full duplex
Signal lost
PLL failed to lock
False Carrier
Invalid symbol received
Halt Symbol received
Stream contained two
IDLE symbols
Auto-Negotiation
complete
No signal present
Jabber detected
Remote fault detected
100 Mbps
Reference Decode Table
Reference Decode Table
Reference Decode Table
Link is valid
Section 8.1.4.2, “Latching Low
When Bit = 1
Chapter 1, “Abbreviations and
Chapter 8 Management Register Set
cess
Ac-
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
LMX
LMX
LMX
LH
LH
SF
LH
LH
LH
LH
LH
LH
LL
Bits”.)
Acronyms”.
October, 2004
fault
De-
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Hex
0
0
0

Related parts for 1893AFLF