MPC564CZP40 Freescale Semiconductor, MPC564CZP40 Datasheet - Page 286

IC MPU 32BIT W/CODE COMP 388PBGA

MPC564CZP40

Manufacturer Part Number
MPC564CZP40
Description
IC MPU 32BIT W/CODE COMP 388PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564CZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564CZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
System Configuration and Protection
6.2.2.5
6.2.2.5.1
6-46
1
If the device is configured NOT in full bus mode (i.e., SIUMCR[SC]=0b01, 0x10, or 0b11), the GPIO pins will be in input
16:23
24:31
mode and this register will reflect the state of the pins.
Reset
Reset
Bits
8:15
0:7
Field
Field
Addr
MSB
16
SGPIOD[16:23]
SGPIOD[24:31]
0
SGPIOD[8:15]
General-Purpose I/O Registers
SGPIOD[0:7]
SGPIO Data Register 1 (SGPIODT1)
Name
17
1
18
2
SGPIOD[16:23]
SIU general-purpose I/O Group D[8:15]. This 8-bit register controls the data of
SIU general-purpose I/O Group D[0:7]. This 8-bit register controls the data of
general-purpose I/O pins SGPIOD[0:7]. The direction (input or output) of this group of pins
is controlled by the GDDR0 bit in the SGPIO control register.
general-purpose I/O pins SGPIOD[8:15]. The direction (input or output) of this group of
pins is controlled by the GDDR1 bit in the SGPIO control register.
SIU general-purpose I/O Group D[16:23]. This 8-bit register controls the data of the
general-purpose I/O pins SGPIOD[16:23]. The direction (input or output) of this group of
pins is controlled by the GDDR2 bit in the SGPIO control register
SIU general-purpose I/O Group D[24:31]. This 8-bit register controls the data of the
general-purpose I/O pins SGPIOD[24:31]. The direction of SGPIOD[24:31] is controlled by
eight dedicated direction control signals SDDRD[24:31]. Each pin in this group can be
configured separately as general-purpose input or output.
SGPIOD[0:7]
19
3
Figure 6-41. SGPIO Data Register 1 (SGPIODT1)
MPC561/MPC563 Reference Manual, Rev. 1.2
Table 6-23. SGPIODT1 Bit Descriptions
20
4
21
5
0000_0000_0000_0000
0000_0000_0000_0000
22
6
0x2F C024
23
7
24
8
Description
25
9
1
1
10
26
SGPIOD[24:31]
SGPIOD[8:15]
11
27
12
28
Freescale Semiconductor
13
29
14
30
LSB
15
31

Related parts for MPC564CZP40