MPC564CZP40 Freescale Semiconductor, MPC564CZP40 Datasheet - Page 309

IC MPU 32BIT W/CODE COMP 388PBGA

MPC564CZP40

Manufacturer Part Number
MPC564CZP40
Description
IC MPU 32BIT W/CODE COMP 388PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564CZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564CZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Clocks and Power Control
The low-power divider block is controlled in the system clock control register (SCCR). The default state
of the low-power divider is to divide all clocks by one. Thus, for a 40-MHz system, the general system
clocks are each 40 MHz. Whenever power-on reset is asserted, the MF bits are set according to
Table
8-1,
and the division factor high frequency (DFNH) and division factor low frequency (DFNL) bits in SCCR
are set to the value of 0 (÷1 for DFNH and ÷2 for DFNL).
8.5
Internal Clock Signals
The internal clocks generated by the clocks module are shown in
Figure
8-4. The clocks module also
generates the CLKOUT and ENGCLK external clock signals. The PLL synchronizes these signals to each
other. The PITRTCLK frequency and source are specified by the RTDIV and RTSEL bits in the SCCR.
When the backup clock is functioning as the system clock, the backup clock is automatically selected as
the time base clock source and is twice the MPC561/MPC563 system clock.
MPC561/MPC563 Reference Manual, Rev. 1.2
Freescale Semiconductor
8-7

Related parts for MPC564CZP40