PIC18F67K22-I/MR Microchip Technology, PIC18F67K22-I/MR Datasheet - Page 545

no-image

PIC18F67K22-I/MR

Manufacturer Part Number
PIC18F67K22-I/MR
Description
128kB Flash, 4kB RAM, 1kB EE, NanoWatt XLP, GP 64 QFN 9x9x0.9mm TUBE
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr
Datasheet

Specifications of PIC18F67K22-I/MR

Core Processor
PIC
Core Size
8-Bit
Speed
64MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
53
Program Memory Size
128KB (64K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 16x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-VFQFN Exposed Pad
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F67K22-I/MRRSL
Manufacturer:
FSC
Quantity:
250
Timer4/6/8/10/12 ............................................................... 223
Timing Diagrams
 2009-2011 Microchip Technology Inc.
Associated Registers ................................................ 225
Interrupt..................................................................... 224
Operation .................................................................. 223
Output ....................................................................... 224
Postscaler. See Postscaler, Timer4/6/8/10/12.
Prescaler. See Prescaler, Timer4/6/8/10/12.
PRx Register............................................................. 223
TMRx Register .......................................................... 223
A/D Conversion......................................................... 524
Asynchronous Reception .......................................... 341
Asynchronous Transmission..................................... 338
Asynchronous Transmission (Back-to-Back) ............ 338
Automatic Baud Rate Calculation ............................. 336
Auto-Wake-up Bit (WUE) During Normal
Auto-Wake-up Bit (WUE) During Sleep .................... 343
Baud Rate Generator with Clock Arbitration ............. 314
BRG Overflow Sequence.......................................... 336
BRG Reset Due to SDAx Arbitration During
Brown-out Reset (BOR) ............................................ 509
Bus Collision During Repeated Start Condition
Bus Collision During Repeated Start Condition
Bus Collision During Start Condition (SCLx = 0) ...... 323
Bus Collision During Start Condition (SDAx Only).... 322
Bus Collision During Stop Condition (Case 1) .......... 325
Bus Collision During Stop Condition (Case 2) .......... 325
Bus Collision for Transmit and Acknowledge............ 321
Capture/Compare/PWM............................................ 513
CLKO and I/O ........................................................... 505
Clock Synchronization .............................................. 307
Clock/Instruction Cycle ............................................... 92
EUSART Synchronous Transmission
EUSART/AUSART Synchronous Receive
Example SPI Master Mode (CKE = 0) ...................... 514
Example SPI Master Mode (CKE = 1) ...................... 515
Example SPI Slave Mode (CKE = 0) ........................ 516
Example SPI Slave Mode (CKE = 1) ........................ 517
External Clock........................................................... 503
External Memory Bus for SLEEP (Extended
External Memory Bus for TBLRD (Extended
Fail-Safe Clock Monitor (FSCM) ............................... 425
First Start Bit Timing ................................................. 315
Full-Bridge PWM Output ........................................... 270
Half-Bridge PWM Output .................................. 268, 275
High-Voltage Detect Operation (VDIRMAG = 1)....... 383
HLVD Characteristics................................................ 511
I
I
I
I
I
I
I
I
I
2
2
2
2
2
2
2
2
2
C Acknowledge Sequence ..................................... 320
C Bus Data ............................................................. 519
C Bus Start/Stop Bits.............................................. 518
C Master Mode (7 or 10-Bit Transmission) ............ 318
C Master Mode (7-Bit Reception)........................... 319
C Slave Mode (10-Bit Reception, SEN = 0,
C Slave Mode (10-Bit Reception, SEN = 0) ........... 304
C Slave Mode (10-Bit Reception, SEN = 1) ........... 309
C Slave Mode (10-Bit Transmission)...................... 305
Operation .......................................................... 343
Start Condition .................................................. 323
(Case 1) ............................................................ 324
(Case 2) ............................................................ 324
(Master/Slave) .................................................. 522
(Master/Slave) .................................................. 522
Microcontroller Mode) ............................... 128, 130
Microcontroller Mode) ............................... 128, 130
ADMSK = 01001).............................................. 303
PIC18F87K22 FAMILY
I
I
I
I
I
I
Low-Voltage Detect Operation (VDIRMAG = 0) ....... 382
MSSP I
MSSP I
Parallel Slave Port (PSP) Read................................ 191
Parallel Slave Port (PSP) Write ................................ 190
Program Memory Fetch (8-bit) ................................. 506
Program Memory Read ............................................ 507
Program Memory Write ............................................ 508
PWM Auto-Shutdown with Auto-Restart Enabled
PWM Auto-Shutdown with Firmware Restart
PWM Direction Change ............................................ 271
PWM Direction Change at Near 100%
PWM Output ............................................................. 255
PWM Output (Active-High) ....................................... 266
PWM Output (Active-Low) ........................................ 267
Repeated Start Condition ......................................... 316
Reset, Watchdog Timer (WDT), Oscillator Start-up
Send Break Character Sequence............................. 344
Slave Synchronization .............................................. 287
Slow Rise Time (MCLR Tied to V
SPI Mode (Master Mode) ......................................... 286
SPI Mode (Slave Mode, CKE = 0) ............................ 288
SPI Mode (Slave Mode, CKE = 1) ............................ 288
Steering Event at Beginning of Instruction
Steering Event at End of Instruction
Synchronous Reception (Master Mode, SREN) ....... 347
Synchronous Transmission ...................................... 345
Synchronous Transmission (Through TXEN) ........... 346
Time-out Sequence on Power-up (MCLR
Time-out Sequence on Power-up (MCLR
Time-out Sequence on Power-up (MCLR
Timer Pulse Generation............................................ 242
Timer0 and Timer1 External Clock ........................... 512
Timer1 Gate Count Enable Mode............................. 204
Timer1 Gate Single Pulse Mode............................... 206
Timer1 Gate Single Pulse/Toggle
Timer1 Gate Toggle Mode........................................ 205
Timer3/5/7 Gate Count Enable Mode....................... 217
Timer3/5/7 Gate Single Pulse Mode......................... 219
Timer3/5/7 Gate Single Pulse/Toggle
Timer3/5/7 Gate Toggle Mode.................................. 218
Transition for Entry to Idle Mode ................................ 63
Transition for Entry to SEC_RUN Mode ..................... 59
Transition for Entry to Sleep Mode ............................. 62
2
2
2
2
2
2
C Slave Mode (7-bit Reception, SEN = 0,
C Slave Mode (7-Bit Reception, SEN = 0) ............. 300
C Slave Mode (7-Bit Reception, SEN = 1) ............. 308
C Slave Mode (7-Bit Transmission) ....................... 302
C Slave Mode General Call Address Sequence
C Stop Condition Receive or Transmit Mode......... 320
ADMSK = 01011) ............................................. 301
(7 or 10-Bit Addressing Mode).......................... 310
(PxRSEN = 1)................................................... 274
(PxRSEN = 0)................................................... 274
Duty Cycle ........................................................ 272
Timer (OST) and Power-up Timer (PWRT) ...... 509
V
(STRSYNC = 1)................................................ 278
(STRSYNC = 0)................................................ 278
Not Tied to V
Not Tied to V
Tied to V
Combined Mode ............................................... 207
Combined Mode ............................................... 220
DD
2
2
C Bus Data ................................................. 520
C Bus Start/Stop Bits .................................. 520
Rise > T
DD
, V
PWRT
DD
DD
DD
), Case 1.................................... 77
), Case 2.................................... 77
Rise T
)............................................. 77
PWRT
DD
) ........................... 76
DS39960D-page 545
,

Related parts for PIC18F67K22-I/MR