MPC8360EVVALFHA Freescale Semiconductor, MPC8360EVVALFHA Datasheet - Page 91

no-image

MPC8360EVVALFHA

Manufacturer Part Number
MPC8360EVVALFHA
Description
IC MPU POWERQUICC II PRO 740TBGA
Manufacturer
Freescale Semiconductor
Series
PowerQUICC II PROr
Datasheet

Specifications of MPC8360EVVALFHA

Processor Type
MPC83xx PowerQUICC II Pro 32-Bit
Speed
667MHz
Voltage
1.3V
Mounting Type
Surface Mount
Package / Case
740-TBGA
Core Size
32 Bit
Program Memory Size
64KB
Cpu Speed
667MHz
Embedded Interface Type
I2C, SPI, USB, UART
Digital Ic Case Style
TBGA
No. Of Pins
740
Rohs Compliant
Yes
Family Name
MPC83xx
Device Core
PowerQUICC II Pro
Device Core Size
32b
Frequency (max)
667MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.3V
Operating Supply Voltage (max)
1.35V
Operating Supply Voltage (min)
1.25V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
740
Package Type
TBGA
For Use With
MPC8360EA-MDS-PB - KIT APPLICATION DEV 8360 SYSTEMMPC8360E-RDK - BOARD REFERENCE DESIGN FOR MPC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8360EVVALFHA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8360EVVALFHA
Manufacturer:
FREESCALE
Quantity:
20 000
22.2
RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (csb_clk) and the e300
core clock (core_clk).
in
Freescale Semiconductor
1
2
CFG_CLKIN_DIV is only used for host mode; CLKIN must be tied low and CFG_CLKIN_DIV must be pulled down (low) in
agent mode.
CLKIN is the input clock in host mode; PCI_CLK is the input clock in agent mode.
Table 73
MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 4
CFG_CLKIN_DIV
at Reset
High
High
High
High
High
High
High
High
High
High
High
Core PLL Configuration
should be considered reserved.
1
Table 73
0–1
nn
00
01
10
11
00
01
10
RCWL[COREPLL]
SPMF
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
0000
Table 72. CSB Frequency Options (continued)
shows the encodings for RCWL[COREPLL]. COREPLL values not listed
0000
0001
0001
0001
0001
0001
0001
0001
2–5
Table 73. e300 Core PLL Configuration
Input Clock Ratio
6
n
0
0
0
0
1
1
1
csb_clk :
10:1
11:1
12:1
13:1
14:1
15:1
16:1
6:1
7:1
8:1
9:1
clocks core directly)
core_clk : csb_clk
(PLL off, csb_clk
PLL bypassed
Ratio
1.5:1
1.5:1
1.5:1
2
1:1
1:1
1:1
1:1
16.67
clocks core directly)
Input Clock Frequency (MHz)
(PLL off, csb_clk
PLL bypassed
csb_clk Frequency (MHz)
VCO divider
25
÷
÷
÷
÷
÷
÷
÷
2
4
8
8
2
4
8
33.33
200
233
2
66.67
Clocking
91

Related parts for MPC8360EVVALFHA