ISP1761BE STEricsson, ISP1761BE Datasheet - Page 115

no-image

ISP1761BE

Manufacturer Part Number
ISP1761BE
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1761BE

Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Package Type
LQFP
Rad Hardened
No
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1761BE
Manufacturer:
ST
0
Part Number:
ISP1761BE
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
ISP1761BE
Quantity:
56
Company:
Part Number:
ISP1761BE
Quantity:
1 000
Part Number:
ISP1761BE-S
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1761BEGE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1761BEUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
Table 119. Endpoint MaxPacketSize register (address 0204h) bit allocation
[1]
ISP1761_5
Product data sheet
Bit
Symbol
Reset
Bus reset
Access
Bit
Symbol
Reset
Bus reset
Access
The reserved bits should always be written with the reset value.
10.6.6 Endpoint MaxPacketSize register
10.6.7 Endpoint Type register
R/W
R/W
15
0
0
7
0
0
This register determines the maximum packet size for all endpoints, except control 0. The
register contains 2 bytes, and the bit allocation is given in
Each time the register is written, the Buffer Length register of the corresponding endpoint
is re-initialized to the FFOSZ field value. NTRANS bits control the number of transactions
allowed in a single microframe for high-speed isochronous and interrupt endpoints only.
Table 120. Endpoint MaxPacketSize register (address 0204h) bit description
The ISP1761 supports all the transfers given in
Rev.
Each programmable FIFO can be independently configured using its Endpoint
MaxPacketSize register (R/W: 04h), but the total physical size of all enabled endpoints (IN
plus OUT), including set-up token buffer, control IN and control OUT, must not exceed
8192 bytes.
This register sets the endpoint type of the indexed endpoint: isochronous, bulk or
interrupt. It also serves to enable the endpoint and configure it for double buffering.
Automatic generation of an empty packet for a zero-length TX buffer can be disabled using
bit NOEMPKT. The register contains 2 bytes. See
Bit
15 to 13
12 to 11
10 to 0
reserved
2.0”.
R/W
R/W
14
0
0
6
0
0
Symbol
-
NTRANS[1:0]
FFOSZ[10:0]
[1]
R/W
R/W
13
0
0
5
0
0
Rev. 05 — 13 March 2008
Description
reserved
Number of Transactions: HS mode only.
00 — One packet per microframe
01 — Two packets per microframe
10 — Three packets per microframe
11 — reserved
These bits are applicable only for isochronous or interrupt
transactions.
FIFO Size: Sets the FIFO size, in bytes, for the indexed endpoint.
Applies to both high-speed and full-speed operations.
R/W
R/W
12
0
0
4
0
0
NTRANS[1:0]
FFOSZ[7:0]
R/W
R/W
11
0
0
3
0
0
Ref. 1 “Universal Serial Bus Specification
Table
R/W
R/W
121.
10
0
0
2
0
0
Hi-Speed USB OTG controller
Table
119.
FFOSZ[10:8]
R/W
R/W
9
0
0
1
0
0
© NXP B.V. 2008. All rights reserved.
ISP1761
114 of 163
R/W
R/W
8
0
0
0
0
0

Related parts for ISP1761BE