S9S12XS256J0CAL Freescale Semiconductor, S9S12XS256J0CAL Datasheet - Page 697

no-image

S9S12XS256J0CAL

Manufacturer Part Number
S9S12XS256J0CAL
Description
MCU 256K FLASH 112-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of S9S12XS256J0CAL

Core Processor
HCS12X
Core Size
16-Bit
Speed
40MHz
Connectivity
CAN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
91
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Eeprom Size
8K x 8
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
1.72 V ~ 5.5 V
Data Converters
A/D 16x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
Processor Series
S12XS
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
12 KB
Interface Type
CAN, SCI, SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
91
Number Of Timers
12
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
DEMO9S12XSFAME, EVB9S12XEP100
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 16 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S9S12XS256J0CAL
Manufacturer:
FREESCALE
Quantity:
3 598
Part Number:
S9S12XS256J0CAL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
S9S12XS256J0CAL
Manufacturer:
FREESCALE
Quantity:
3 598
Part Number:
S9S12XS256J0CAL
Manufacturer:
FREESCALE
Quantity:
20 000
In
In
1
Freescale Semiconductor
Num
0.5 t
Figure A-10
Table A-28
10
11
12
13
(CPOL = 0)
(CPOL = 1)
1
1
2
3
4
5
6
7
8
9
(Output)
bus
NOTE: Not defined
(Input)
(Input)
(Input)
(Input)
MISO
MOSI
SCK
SCK
added due to internal synchronization delay
SS
C
D
D
D
D
D
D
D
D
D
D
D
D
D
D
the timing characteristics for slave mode are listed.
SCK frequency
SCK period
Enable lead time
Enable lag time
Clock (SCK) high or low time
Data setup time (inputs)
Data hold time (inputs)
Slave access time (time to data active)
Slave MISO disable time
Data valid after SCK edge
Data valid after SS fall
Data hold time (outputs)
Rise and fall time inputs
Rise and fall time outputs
the timing diagram for slave mode with transmission format CPHA = 1 is depicted.
Note
See
7
2
Characteristic
Slave
4
5
Table A-28. SPI Slave Mode Timing Characteristics
9
MSB IN
1
Figure A-10. SPI Slave Timing (CPHA = 1)
MSB OUT
S12XS Family Reference Manual, Rev. 1.11
6
4
12
12
11
Bit MSB-1 . . . 1
Bit MSB-1 . . . 1
Symbol
t
t
t
wsck
f
t
t
lead
t
t
vsck
t
t
t
sck
sck
t
vss
t
lag
t
dis
su
ho
rfo
hi
rfi
a
Min
DC
20
4
4
4
4
8
8
13
13
Slave LSB OUT
3
LSB IN
Typ
29 + 0.5 ⋅ t
29 + 0.5 ⋅ t
8
Electrical Characteristics
Max
1/4
20
22
8
8
bus
bus
1
1
Unit
f
t
t
t
t
bus
bus
bus
bus
bus
ns
ns
ns
ns
ns
ns
ns
ns
ns
697

Related parts for S9S12XS256J0CAL