CP80617004119AES LBU3 Intel, CP80617004119AES LBU3 Datasheet - Page 307
CP80617004119AES LBU3
Manufacturer Part Number
CP80617004119AES LBU3
Description
Manufacturer
Intel
Datasheet
1.CP80617004119AES_LBU3.pdf
(388 pages)
Specifications of CP80617004119AES LBU3
Lead Free Status / RoHS Status
Compliant
- Current page: 307 of 388
- Download datasheet (2Mb)
Processor Configuration Registers
Datasheet
17:8
Bit
7
6
5
4
3
2
1
Access
RO
RO
RO
RO
RO
RO
RO
RO
Default
Value
010h
0b
0b
0b
0b
0b
0b
0b
Invalidation Unit Offset (IVO)
This field specifies the location to the first IOTLB registers
relative to the register base address of this DMA-remapping
hardware unit.
If the register base address is X, and the value reported in
this field is Y, the address for the first IOTLB register is
calculated as X+(16*Y).
Snoop Control (SC)
0 = Hardware does not support setting the SNP field to 1 in
1 = Hardware supports setting the SNP field to 1 in the
Pass Through (PT)
0 = Hardware does not support pass-through translation
1 = Hardware supports pass-through translation type in
Caching Hints (CH)
0 = Hardware does not support IOTLB caching hints (ALH
1 = Hardware supports IOLTB caching hints through the ALH
Extended Interrupt Mode (EIM)
0 = On Intel®64 platforms, hardware supports only 8-bit
1 = On Intel®64 platforms, hardware supports 32-bit APIC-
Itanium® processor platforms support 16-bit APICIDs and
always report this field as 0.
This field is valid only when the IR field is reported as Set.
Device IOTLB Support (DI)
1 = Hardware does not support device-IOTLBs.
0 = Hardware supports Device-IOTLBs.
Implementations reporting this field as Set must also
support Queued Invalidation (QI = 1b).
Queued Invalidation Support (QI)
0 = Hardware does not support queued invalidations.
1 = Hardware supports queued invalidations.
0 = Hardware does not support interrupt remapping.
1 = Hardware supports interrupt remapping.
Implementations reporting this field as Set must also
support Queued Invalidation (QI = 1b).
Interrupt Remapping Support (IR)
the page-table entries.
page-table entries.
type in context entries.
context entries.
and EH fields in context-entries are treated as
reserved).
and EH fields in context-entries.
APIC-IDs (xAPIC Mode).
IDs (x2APIC mode).
(Sheet 2 of 3)
Description
307
Related parts for CP80617004119AES LBU3
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Microprocessor: Intel Celeron M Processor 320 and Ultra Low Voltage Intel Celeron M Processor at 600MHz
Manufacturer:
Intel Corporation
Part Number:
Description:
Intel 82550 Fast Ethernet Multifunction PCI/CardBus Controller
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 120 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 120 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 64 Mbit. Access speed 150 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel StrataFlash memory 32 Mbit. Access speed 100 ns
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
DA28F640J5A-1505 Volt Intel StrataFlash Memory
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
5 Volt Intel StrataFlash?? Memory
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
5 Volt Intel StrataFlash?? Memory
Manufacturer:
Intel Corporation
Part Number:
Description:
Intel 6300ESB I/O Controller Hub
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel 82801DB I/O Controller Hub (ICH4), Pb-Free SLI
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel 82801FB I/O Controller Hub (ICH6)
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Intel Strataflash Memory28F128J3 28F640J3 28F320J3
Manufacturer:
Intel Corporation
Datasheet:
Part Number:
Description:
Controllers, Intel 430TX PCIset: 82439TX System Controller (MTXC)
Manufacturer:
Intel Corporation