ISP1761BE STEricsson, ISP1761BE Datasheet - Page 104

no-image

ISP1761BE

Manufacturer Part Number
ISP1761BE
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1761BE

Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Package Type
LQFP
Rad Hardened
No
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1761BE
Manufacturer:
ST
0
Part Number:
ISP1761BE
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
ISP1761BE
Quantity:
56
Company:
Part Number:
ISP1761BE
Quantity:
1 000
Part Number:
ISP1761BE-S
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1761BEGE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1761BEUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
ISP1761_5
Product data sheet
10.4.2 ISP1761 DMA
10.4.3 ISP1761 peripheral suspend indication
10.4.4 ISP1761 interrupt and DMA common mode
10.5 Peripheral controller-specific registers
For details on the DMA programming, refer to application note
DMA Initialization
In common mode, the interrupt and DMA signals of the peripheral controller are redirected
to pins that are used by the host controller because the host controller and the peripheral
controller share the same pins. Some control bits must be set in the HW Mode Control
register, see
Table 97.
Address Register
Initialization registers
0200h
020Ch
0210h
0212h
0214h
0300h
0374h
Data flow registers
022Ch
In 32-bit bus access mode, the register addresses are 4 bytes aligned. Therefore, the
DcBufferStatus register can be accessed using the upper-two bytes of the Buffer
Length register.
The SOFTCT bit in the Mode register has been removed. The DP_PULLUP control bit
in the OTG Control register is used in the ISP1761 in place of the SOFTCT bit in the
ISP1582.
Added the Interrupt Pulse Width register to define the pulse width of the interrupt
signal.
DMA mode 1 and DMA mode 2 in the ISP1582 are not supported in the ISP1761.
In DMA mode 0, counter mode is supported and external-EOT mode has been
removed.
Supports the 16-bit and 32-bit DMA. Does not support the 8-bit DMA.
The RD_N and WR_N signals are available for the DMA data strobe. These signals
are also used as data strobe signals during the PIO access. An internal multiplex will
redirect these signals to the DMA controller for the DMA transfer or to registers for the
PIO access.
A HIGH level on the DC_SUSPEND/WAKEUP_N pin indicates that the peripheral has
entered suspend mode. The pulse indication mode has been removed.
Address
Mode
Interrupt Configuration
Debug
DcInterruptEnable
HW Mode Control
OTG Control
Endpoint Index
Peripheral controller-specific register overview
Section
(AN10040)”.
8.3.1.
Rev. 05 — 13 March 2008
Reset value
00h
0000h
FCh
0008h
0000 0000h
0000 0000h
0000 0086h
20h
Hi-Speed USB OTG controller
References
Section 10.5.1 on page 104
Section 10.5.2 on page 105
Section 10.5.3 on page 106
Section 10.5.4 on page 107
Section 10.5.5 on page 108
Section 8.3.1 on page 43
Section 9.5.2.1 on page 93
Section 10.6.1 on page 109
Ref. 7 “ISP1761 Peripheral
© NXP B.V. 2008. All rights reserved.
ISP1761
103 of 163

Related parts for ISP1761BE