MC68HC912D60 Motorola, MC68HC912D60 Datasheet - Page 233

no-image

MC68HC912D60

Manufacturer Part Number
MC68HC912D60
Description
Microcontrollers
Manufacturer
Motorola
Datasheet
14.3.3 Modulus Down-Counter
14.4 Timer Registers
TIOS — Timer Input Capture/Output Compare Select
MC68HC912D60A — Rev 3.0
MOTOROLA
RESET:
IOS7
Bit 7
0
IOS6
6
0
At the same time the pulse accumulator is cleared.
The modulus down-counter can be used as a time base to generate a
periodic interrupt. It can also be used to latch the values of the IC
registers and the pulse accumulators to their holding registers.
The action of latching can be programmed to be periodic or only once.
Input/output pins default to general-purpose I/O lines until an internal
function which uses that pin is specifically enabled. The timer overrides
the state of the DDR to force the I/O state of each associated port line
when an output compare using a port line is enabled. In these cases the
data direction bits will have no affect on these lines.
When a pin is assigned to output an on-chip peripheral function, writing
to this PORTT bit does not affect the pin but the data is stored in an
internal latch such that if the pin becomes available for general-purpose
output the driven level will be the last value written to the PORTT bit.
Read or write anytime.
IOS[7:0] — Input Capture or Output Compare Channel Configuration
Freescale Semiconductor, Inc.
For More Information On This Product,
0 = The corresponding channel acts as an input capture
1 = The corresponding channel acts as an output compare.
IOS5
5
0
Go to: www.freescale.com
Enhanced Capture Timer
IOS4
4
0
IOS3
3
0
IOS2
2
0
IOS1
1
0
Enhanced Capture Timer
IOS0
Bit 0
0
Timer Registers
Technical Data
$0080
233

Related parts for MC68HC912D60