MC68HC912D60 Motorola, MC68HC912D60 Datasheet - Page 286

no-image

MC68HC912D60

Manufacturer Part Number
MC68HC912D60
Description
Microcontrollers
Manufacturer
Motorola
Datasheet
Multiple Serial Interface
Technical Data
286
NOTE:
DDS2, DDS0 — Data Direction for Port S Bit 2 and Bit 0
DDS3, DDS1 — Data Direction for Port S Bit 3 and Bit 1
DDS[6:4] — Data Direction for Port S Bits 6 through 4
DDS7 — Data Direction for Port S Bit 7
If mode fault error occurs, bits 5, 6 and 7 are forced to zero.
If the SCI receiver is configured for two-wire SCI operation,
corresponding port S pins will be input regardless of the state of these
bits.
If the SCI transmitter is configured for two-wire SCI operation,
corresponding port S pins will be output regardless of the state of
these bits.
If the SPI is enabled and expects the corresponding port S pin to be
an input, it will be an input regardless of the state of the DDRS bit. If
the SPI is enabled and expects the bit to be an output, it will be an
output ONLY if the DDRS bit is set.
In SPI slave mode, DDRS7 has no meaning or effect; the PS7 pin is
dedicated as the SS input. In SPI master mode, DDRS7 determines
whether PS7 is an error detect input to the SPI or a general-purpose
or slave select output line.
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
Multiple Serial Interface
MC68HC912D60A — Rev 3.0
MOTOROLA

Related parts for MC68HC912D60