C8051T322-GQR Silicon Labs, C8051T322-GQR Datasheet - Page 113

no-image

C8051T322-GQR

Manufacturer Part Number
C8051T322-GQR
Description
8-bit Microcontrollers - MCU USB-OTP-16K-LQFP32
Manufacturer
Silicon Labs
Datasheet

Specifications of C8051T322-GQR

Rohs
yes
Core
8051
Processor Series
C8051
Data Bus Width
8 bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051T322-GQR
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
19. Power Management Modes
The C8051T620/621/320/321/322/323 devices have three software programmable power management
modes: Idle, Stop, and Suspend. Idle mode and stop mode are part of the standard 8051 architecture,
while suspend mode is an enhanced power-saving mode implemented by the high-speed oscillator periph-
eral.
Idle mode halts the CPU while leaving the peripherals and clocks active. In stop mode, the CPU is halted,
all interrupts and timers (except the Missing Clock Detector) are inactive, and the internal oscillator is
stopped (analog peripherals remain in their selected states; the external oscillator is not affected). Sus-
pend mode is similar to stop mode in that the internal oscillator is halted, but the device can wake on
events such as a Port Mismatch, Timer 3 overflow, or activity with the USB transceiver. Additionally, the
CPU is not halted in suspend mode, so it can run on another oscillator, if desired. Since clocks are running
in Idle mode, power consumption is dependent upon the system clock frequency and the number of
peripherals left in active mode before entering Idle. Stop mode and suspend mode consume the least
power because the majority of the device is shut down with no clocks active. SFR Definition 19.1 describes
the Power Control Register (PCON) used to control the C8051T620/621/320/321/322/323's Stop and Idle
power management modes. Suspend mode is controlled by the SUSPEND bit in the OSCICN register
(SFR Definition 21.3).
Although the C8051T620/621/320/321/322/323 has Idle, Stop, and suspend modes available, more control
over the device power can be achieved by enabling/disabling individual peripherals as needed. Each ana-
log peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as
timers or serial buses, draw little power when they are not in use. Turning off oscillators lowers power con-
sumption considerably, at the expense of reduced functionality.
19.1. Idle Mode
Setting the Idle Mode Select bit (PCON.0) causes the hardware to halt the CPU and enter Idle mode as
soon as the instruction that sets the bit completes execution. All internal registers and memory maintain
their original data. All analog and digital peripherals can remain active during idle mode.
Idle mode is terminated when an enabled interrupt is asserted or a reset occurs. The assertion of an
enabled interrupt will cause the Idle Mode Selection bit (PCON.0) to be cleared and the CPU to resume
operation. The pending interrupt will be serviced and the next instruction to be executed after the return
from interrupt (RETI) will be the instruction immediately following the one that set the Idle Mode Select bit.
If Idle mode is terminated by an internal or external reset, the CIP-51 performs a normal reset sequence
and begins program execution at address 0x0000.
Note: If the instruction following the write of the IDLE bit is a single-byte instruction and an interrupt occurs
during the execution phase of the instruction that sets the IDLE bit, the CPU may not wake from Idle mode
when a future interrupt occurs. Therefore, instructions that set the IDLE bit should be followed by an
instruction that has two or more opcode bytes, for example:
// in ‘C’:
PCON |= 0x01;
PCON = PCON;
; in assembly:
ORL PCON, #01h
MOV PCON, PCON
If enabled, the Watchdog Timer (WDT) will eventually cause an internal watchdog reset and thereby termi-
nate the Idle mode. This feature protects the system from an unintended permanent shutdown in the event
of an inadvertent write to the PCON register. If this behavior is not desired, the WDT may be disabled by
software prior to entering the Idle mode if the WDT was initially configured to allow this operation. This pro-
C8051T620/621/320/321/322/323
// set IDLE bit
// ... followed by a 3-cycle dummy instruction
; set IDLE bit
; ... followed by a 3-cycle dummy instruction
Rev. 1.1
113

Related parts for C8051T322-GQR