ST10F272B_12 STMICROELECTRONICS [STMicroelectronics], ST10F272B_12 Datasheet - Page 83

no-image

ST10F272B_12

Manufacturer Part Number
ST10F272B_12
Description
16-bit MCU with 256 Kbyte Flash memory and 12/20 Kbyte RAM
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet
ST10F272B/ST10F272E
19
Watchdog timer
The Watchdog Timer is a fail-safe mechanism which prevents the microcontroller from
malfunctioning for long periods of time.
The Watchdog Timer is always enabled after a reset of the chip and can only be disabled in
the time interval until the EINIT (end of initialization) instruction has been executed.
Therefore, the chip start-up procedure is always monitored. The software must be designed
to service the watchdog timer before it overflows. If, due to hardware or software related
failures, the software fails to do so, the watchdog timer overflows and generates an internal
hardware reset. It pulls the RSTOUT pin low in order to allow external hardware components
to be reset.
Each of the different reset sources is indicated in the WDTCON register:
The indicated bits are cleared with the EINIT instruction. The source of the reset can be
identified during the initialization phase.
The Watchdog Timer is 16-bit, clocked with the system clock divided by 2 or 128. The high
Byte of the watchdog timer register can be set to a pre-specified reload value (stored in
WDTREL).
Each time it is serviced by the application software, the high byte of the watchdog timer is
reloaded. For security, rewrite WDTCON each time before the watchdog timer is serviced
The
clock respectively.
Table 47.
Table 48.
Reload value in WDTREL
Reload value in WDTREL
Table 47
Watchdog Timer Reset in case of an overflow
Software Reset in case of execution of the SRST instruction
Short, Long and Power-On Reset in case of hardware reset (and depending of reset
pulse duration and RPD pin configuration)
WDTREL reload value (f
WDTREL reload value (f
FFh
FFh
00h
00h
and
Table 48
show the watchdog time range for 40 MHz and 64 MHz CPU
Doc ID 11917 Rev 3
CPU
CPU
2 (WDTIN = ‘0’)
2 (WDTIN = ‘0’)
3.277ms
2.048ms
12.8μs
= 40 MHz)
= 64 MHz)
8μs
Prescaler for f
Prescaler for f
CPU
CPU
= 40 MHz
= 64 MHz
128 (WDTIN = ‘1’)
128 (WDTIN = ‘1’)
209.7ms
131.1ms
819.2μs
512μs
Watchdog timer
83/188

Related parts for ST10F272B_12