UPD78F0386GK-8EU-A Renesas Electronics America, UPD78F0386GK-8EU-A Datasheet - Page 141

no-image

UPD78F0386GK-8EU-A

Manufacturer Part Number
UPD78F0386GK-8EU-A
Description
MCU 96KB FLASH 5KB RAM
Manufacturer
Renesas Electronics America
Series
78K0/Lx2r
Datasheet

Specifications of UPD78F0386GK-8EU-A

Core Processor
78K/0
Core Size
8-Bit
Speed
20MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
LCD, LVD, POR, PWM, WDT
Number Of I /o
26
Program Memory Size
96KB (96K x 8)
Program Memory Type
FLASH
Ram Size
5K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
5.6.3 Example of controlling subsystem clock
The following describes examples of setting procedures for the following cases.
(1) When oscillating XT1 clock
(2) When using external subsystem clock
(3) When using subsystem clock as CPU clock
(4) When stopping subsystem clock
The following two types of subsystem clocks are available.
When the subsystem clock is not used, the XT1/P123 and XT2/EXCLKS/P124 pins can be used as I/O port pins.
Caution The XT1/P123 and XT2/EXCLKS/P124 pins are in the I/O port mode after a reset release.
(1) Example of setting procedure when oscillating the XT1 clock
XT1 clock:
External subsystem clock: External clock is input to the EXCLKS pin.
(b) To stop internal high-speed oscillation clock by setting RSTOP to 1
Caution Be sure to confirm that MCS = 1 or CLS = 1 when setting RSTOP to 1. In addition, stop
<1> Setting XT1 and XT2 pins and selecting operation mode (PCC and OSCCTL registers)
<2> Waiting for the stabilization of the subsystem clock oscillation
Caution Do not change the value of XTSTART, EXCLKS, and OSCSELS while the subsystem clock is
<1> Confirming the CPU clock status (PCC and MCM registers)
<2> Stopping the internal high-speed oscillation clock (RCM register)
Remark
When XTSTART, EXCLKS, and OSCSELS are set as any of the following, the mode is switched from
port mode to XT1 oscillation mode.
Wait for the oscillation stabilization time of the subsystem clock by software, using a timer function.
Confirm with CLS and MCS that the CPU is operating on a clock other than the internal high-speed
oscillation clock.
XTSTART
CLS
0
0
1
When CLS = 0 and MCS = 0, the internal high-speed oscillation clock is supplied to the CPU, so
change the CPU clock to the high-speed system clock or subsystem clock.
When RSTOP is set to 1, internal high-speed oscillation clock is stopped.
peripheral hardware that is operating on the internal high-speed oscillation clock.
operating.
0
1
: don’t care
EXCLKS
MCS
0
1
×
0
Crystal/ceramic resonator is connected across the XT1 and XT2 pins.
Internal high-speed oscillation clock
High-speed system clock
Subsystem clock
OSCSELS
1
CHAPTER 5 CLOCK GENERATOR
User’s Manual U17504EJ2V0UD
XT1 oscillation mode
Subsystem Clock Pin
Operation Mode of
CPU Clock Status
Crystal/ceramic resonator connection
P123/XT1 Pin
EXCLKS Pin
P124/XT2/
139

Related parts for UPD78F0386GK-8EU-A