W83C553FY-G Nuvoton Technology Corporation of America, W83C553FY-G Datasheet - Page 33

no-image

W83C553FY-G

Manufacturer Part Number
W83C553FY-G
Description
Manufacturer
Nuvoton Technology Corporation of America
Datasheet

Specifications of W83C553FY-G

Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W83C553FY-G
Manufacturer:
LUCENT
Quantity:
76
W83C553F
The Memory Read Line command (C/BE[3:0]# = Eh during the address phase) is only used when operating as a bus master.
It will be used when transferring data to memory and the number of data phases is at least two double words and is greater
than one half of the value programmed to the Cache Line Size Register.
In Figure 3-8, the W83C553F issues a request for the bus and, when access is granted, reads eight Dwords from system
memory before releasing the bus. All data phases in this figure take one clock cycle, as determined by TRDY#.
The Memory Write and Invalidate command (C/BE[3:0]# = Fh during the address phase) is only used when operating as a
bus master and enabled as indicated by the state of the MWIEN bit of the Device Control Register. It will be used when
transferring data from memory and entire cache line(s) will be written (as programmed to the Cache Line Size Register).
WINBOND SYSTEMS LABORATORY
3.12
3.13
PCI Memory Read Line
PCI Memory Write and Invalidate
Figure 3-8. Master Memory Read Line Timing
Electrical Specifications
40

Related parts for W83C553FY-G